Data Conversion and Signal Processing

Home/Research Group/Data Conversion and Signal Processing
Weng Ieng Mok, Pui In Mak, Seng-Pan U, R. P. Martins, Merit Paper Award (On-Chip Unsteady Reference Voltage Compensation Techniques for Very-High-Speed Pipelined ADC)

awarded from The 2005 Regional Inter-University Postgraduate Electrical and Electronic Engineering Conference (RIUPEEEC)

Apr-2005
Seng-Pan U, Nomination of “The 2005 National Best Doctoral Dissertations”

the Ministry of Education and State Academic Degrees Committee of the State Council.

Apr-2005
Seng-Pan U, FST Teaching Award 2004

University of Macau

Apr-2005
Ka Hou Ao Ieong, Chong-Yin Fok, Seng-Pan U, R. P. Martins, A Multistandard Transmitter D/A Interface with Embedded Frequency Up-Conversion and Two-Step Channel Selection

in Proc. of IEEJ (7th) International Analog VLSI Workshop (AVLSIWS)

pp. 215-220 Oct-2004
Hon-Weng Chong, Kai-Yiu Che, Seng-Pan U, R. P. Martins, A 1-V 2.56-MHz Clock-Rate CMOS Multi-bit Sigma-Delta Modulator with Reset-Opamp Technique and Pseudo Data-Weighted-Averaging for Portable Audio Data Acquisition System

in Proc. of IEEJ (7th) International Analog VLSI Workshop (AVLSIWS)

pp. 180-185 Oct-2004
Sai Weng Sin, Seng-Pan U, R. P. Martins, Novel Low Jitter Multi-Phase Clock Generation Scheme for Parallel Analog-to-Digital Conversion Systems

Proc. IEEE/IEEJapan International Analog VLSI Workshop – AVLSIWS 2004

pp. 172-175 Oct-2004
Ka Hou Ao Ieong, Chong-Yin Fok, Seng-Pan U, R. P. Martins, A Multistandard Transmitter D/A Interface with Embedded Frequency Up-Conversion and Two-Step Channel Selection

in Proc. of IEEJ (7th) International Analog VLSI Workshop (AVLSIWS)

pp. 215-220 Oct-2004
Kai-Yiu Che, Hon-Weng Chong, Seng-Pan U, R. P. Martins, A 1-V 5.12-MHz Sampling-Rate 13-bit CMOS Sigma-Delta Modulator Using Reset-Opamp Technique for Portable Aduio Data Acquistion System

in Proc. of IEEJ (7th) International Analog VLSI Workshop (AVLSIWS)

pp. 186-191 Oct-2004
Hon-Weng Chong, Kai-Yiu Che, Seng-Pan U, R. P. Martins, A 1-V 2.56-MHz Clock-Rate CMOS Multi-bit Sigma-Delta Modulator with Reset-Opamp Technique and Pseudo Data-Weighted-Averaging for Portable Audio Data Acquisition System

in Proc. of IEEJ (7th) International Analog VLSI Workshop (AVLSIWS)

pp. 180-185 Oct-2004
Seng-Pan U, Sai Weng Sin, R. P. Martins, Exact Spectra Analysis of Sampled Signals with Jitter-Induced Nonuniformly Holding Effects

IEEE Transactions on Instrumentation and Measurement

vol. 53, Issue 4, pp. 1279-1299 Aug-2004
Go to Top