For her citation of publications, please visit: https://scholar.google.com/citations?hl=en&user=fsX31qEAAAAJ
Academic Qualifications
- Ph.D. in Electrical and Computer Engineering, Faculty of Science and Technology, University of Macau, China (2011)
- M.Sc. in Electrical and Electronics Engineering, Faculty of Science and Technology, University of Macau, China (2008)
- B.Sc. in Electrical Engineering and Automation, Shanghai University, Shanghai, China (2006)
Professional Experience
State-Key Laboratory of Analog and Mixed-Signal VLSI (AMSV)
- Associate Professor, AMSV, University of Macau (July. 2019 – Present)
- Assistant Professor, AMSV, University of Macau (2013 – Jun. 2019)
- Post-doc Follow, AMSV, University of Macau (2012 –2013)
Others
- Special Scientist, Dept. of EEE, University of California (2015)
Research
Research Interests
- Analog and mixed-signal CMOS integrated circuits
- RF direct sample ADC
- mmW ADC
- Phase ADC
Teaching Experience
B.Sc. Courses
- Introduction of Data Converter (ECEB365)
- Design Project (ECEB420)
M.Sc. Courses
- Microelectronics for Telecommunication and Signal Processing (ECEN7009)
- Thesis (ECEN7999)
Theses Supervision
Wang Wei | 2016-2019 | Design of Low-Power Mega to Hundred Mega Hz Bandwidth CTDSM |
Xiaofeng Yang | 2016-2019 | Inductor-less Low Jitter Clock Circuit Techniques and Design Considerations |
Dezhi Xing | 2015-2018 | Advanced Techniques in Analog to Digital Converters |
WANG GUANCHENG | 2014-2017 | Split DAC mismatch calibration for SAR ADC |
ZHANG WAI HONG | 2015-2018 | Background comparator offset calibration technique |
HO IOK MENG | 2015-2018 | Multi-bit SAR switching techniques |
LEI XUEWEI | 2016-present | Phase ADC |
LI CHENG | 2014-2018 | SAR reference error analysis |
Professional Services
Industrial Collaboration Coordinator, Institute of Microelectronics, University of Macau, 2019 – present
2015-present Reviewer: JSSC, TCAS I, TCAS II, TVLSI
Services at University of Macau
2014-present Stanley Ho East Asia College Affiliates
-
技術發明獎二等獎 (應用於新興系統具前沿能效的數據及電源轉換集成電路設計)
The Science and Technology Development Fund(FDCT)
Oct-2020 -
技術發明獎二等獎 (促進智慧澳門的模擬與混合信號集成電路設計)
The Science and Technology Development Fund(FDCT)
Oct-2018 -
技術發明獎三等獎(高性能寬帶數據轉換介面接口-應用於不斷發展的微電子信息世界)
The Science and Technology Development Fund(FDCT)
Oct-2016 -
技術發明獎二等獎(應用CMOS納米製程技術的全方位和先進的數據與信號轉換芯片平台的研究與開發)
The Science and Technology Development Fund(FDCT)
Nov-2014 -
Scientific and Technological R&D Award (PhD Student), Macau Science and Technology Award 2012
FDCT
Oct-2012 -
Travel Grant Award (A 3.8mW 8b 1GS/s 2b/cycle Interleaving SAR ADC with Compact DAC Structure)
2012 IEEE Symposium on VLSI Circuits – VLSI 2012
Jun-2012 -
IEEE A-SSCC Student Design Contest Best Design Award (A 35 fJ 10b 160 MS/s Pipelined-SAR ADC with Decoupled Flip-Around MDAC and Self-Embedded Offset Cancellation)
IEEE Asian Solid-State Circuits Conference
Nov-2011
-
Sampling front-end for analog to digital converter
Granted Number: 8,947,283
Application Number: 13/915,949
US patent
Feb-2015 -
Analog to Digital Converter Circuit
Granted Number: 201242261
Application Number: 100107757
Taiwan Patent
Mar-2014 -
Cascade Analog to Digital Converting System
Granted Number: 8,466,823
Application Number: 13/198,856
US Patent
Jun-2013 -
A Time-Inteleaved Piplined-SAR Analog to Digital Converter with Low Power Consumption
Granted Number: 8,427,355
Application Number: 13/232,442
US Patent
Apr-2013 -
N-Bits Successive Approximation Register Analog-to-Digital Converting System
Granted Number: 8,344,931
Application Number: 13/150,508
US Patent
Jan-2013
-
A 10.4mW 50MHz-BW 80dB-DR Single-Opamp Third-Order CTSDM with SABELD-Merged Integrator and 3-Stage Opamp
2020 Symposia on VLSI Technology and Circuits
Jun-2020 -
A 7.8mW 5b 5GS/s Dual-Edges-Triggered Time-Based Flash ADC
forthcoming Proc. IEEE International Symposium on Circuits and Systems – ISCAS 2018
May-2018 -
A 12b 180MS/s 0.068mm2 Full-Calibration Integrated Pipelined-SAR ADC
International Solid State Circuits Conference (ISSCC)
Student Research Previews Feb-2015