# Inter-Stage Gain Error Self-Calibration of a 31.5fJ 10b 470MS/s Pipelined-SAR ADC

Jianyu Zhong, Yan Zhu, Sai-Weng Sin, Seng-Pan U<sup>1</sup>, Rui Paulo Martins<sup>2</sup>
State-Key Laboratory of Analog and Mixed Signal VLSI (<a href="http://www.fst.umac.mo/en/lab/ans\_vlsi/index.html">http://www.fst.umac.mo/en/lab/ans\_vlsi/index.html</a>)
Faculty of Science and Technology, University of Macau, Macao, China

E-mail: terryssw@umac.mo

1 - Also with Synopsys - Chipidea Microelectronics (Macau) Limited 2 - On leave from Instituto Superior Técnico/TU of Lisbon, Portuga

Abstract—This paper proposes an Inter-Stage Gain Error (ISGE) calibration method devoted to correct the residue gain errors induced by the parasitic effects, non-ideal op-amp gain and capacitor mismatch, and also the mismatches for supply-derived reference voltages between two stages for Pipelined-SAR ADC. The calibration reuses the SAR ADC to estimate the overall inter-stage gain error and compensates it in the 2<sup>nd</sup>-stage DAC in 2 cycles, and it is implemented in a Pipelined-SAR which achieves 10b 470 MS/s in 65nm CMOS with the FoM of 31.5fJ/conv.-step by consuming only 6% of the total ADC area (0.049mm²).

### I. Introduction

Many multi-step ADC architectures are sensitive to ISGE which rely on digital calibration to improve the linearity performance [1-4], and Pipelined-SAR ADC has been proven with high power efficiency even at higher operation speed [3-4]. Those designs employ the top-plate sampling technique in both the 1<sup>st</sup>- and 2<sup>nd</sup>-stage SAR, which is also commonly used in SAR ADC to achieve high-speed SAR operation with low switching power [5-6], however, the implementation of this technique in the multi-step ADC results in ISGE induced by the top-plate parasitic capacitance. In addition, both designs introduce a split Capacitive DAC (CDAC) structure in the 2<sup>nd</sup>-stage, which reduces the loading of the op-amp to improve the speed of amplification, and utilize the attenuator to scale down the reference voltage from the supplies, thus avoiding using the reference generator to achieve power saving. However, the mismatch and parasitic of the attenuation capacitor also contribute with ISGE. Therefore, those designs require offchip ISGE calibration in digital domain to achieve required linearity. The method of digitally-adjusting the feedback factor to compensate ISGE on-chip in pipeline ADC was reported in [2], however, it requires an additional comparator for measuring the gain error, which turns the calibration quite sensitive to the offset errors of the comparator and the op-amp. Moreover, a long calibration period of 56 clock cycles needs to be consumed to correct the gain error of one MDAC stage.

This research work was financially supported by Research Grants of the University of Macau and the Macao Science & Technology Development Fund (FDCT).

This paper proposes an ISGE calibration to improve the conversion linearity of the multi-step ADC architecture. The method is implemented in a PI Pipelined-SAR ADC, which utilizes the 2<sup>nd</sup>-stage SAR to measure ISGE, and corrects it by adjusting the gain ratio of the CDAC. Moreover, the scheme cancels the offset errors of both the op-amp and the comparator digitally during the gain measurement, thus making the calibration insensitive to offset errors. The scheme uses simple digital circuitry to calibrate the interstage gain errors in each channel by only 2 conversion cycles. The experimental results of a pipeline SAR ADC prototype in 65nm CMOS demonstrate the effectiveness of the calibration that achieves a SNDR of 55.71dB and a low figure-of-merit (FoM) of 31.5fJ/conv.-step.

## II. ISGE CALIBRATION TECHNIQUE

## A. Conversion nonlinearity from ISGE

Fig. 1 shows a (i+j)-bit two-step SAR ADC with the proposed ISGE calibration and its timing diagram. The ADC architecture is composed of a i-bit SAR ADC in  $1^{st}$ -stage and a j-bit one in  $2^{nd}$ -stage, the op-amp located between two stages is used for the residue amplification. The input signal is sampled at the top-plate of the  $1^{st}$ -stage CDAC. Then, after the coarse i-bit conversion, the  $1^{st}$ -stage residue  $V_{out,1}$  at the top plate of the DAC can be calculated as

$$V_{out,1} = V_{in} - (\sum_{n=0}^{i-1} S_{n,1} C_n) \times \frac{V_{ref1}}{C_{sum1} + C_{p1}} , \qquad (1)$$

where  $C_{sumI}$  is the total sampling capacitance of the 1<sup>st</sup>-stage CDAC,  $S_{n,I}(S_{n,I} \in \{0,1\})$  is n-th bit decision,  $C_{PI}$  is the topplate parasitic of the 1<sup>st</sup>-stage CDAC. It can be observed that  $C_{PI}$  in the denominator reduces the SNR and contributes with a gain error  $\gamma_1$  ( $\gamma_1 = C_{sumI}/(C_{sumI} + C_{PI})$ ) of the reference voltage.

When the amplification phase  $\Phi_{RA}$  is enabled, the 1<sup>st</sup>-stage CDAC feeds back  $C_{fb}$  to the op-amp's output to obtain  $A_V \times V_{out,I}$  amplification. The closed loop gain is determined by the open loop gain and the feedback factor. Owing to the fact that top-plate parasitics of both stages contribute with the major part of ISGE, here for simplicity, let us assume that the open loop gain of the op-amp is sufficiently large



Fig. 1 Two-step SAR ADC with the ISGE calibration and timing diagram.

and the gain error caused by the inherent capacitor mismatch of  $C_{sum1}$  and  $C_{fb}$  is not considered in the following analysis, although they will be calibrated inherently during the calibration process. Thus, after the  $2^{nd}$ -stage fine 5b conversion, the output voltage  $V_{out,2}$  of the DAC can be deduced as

$$V_{out,2} = A_V \times V_{out,1} - (\sum_{n=0}^{j-1} S_{n,2} C_n) \times \frac{V_{ref2}}{C_{sum2} + C_{p_2}},$$
 (2) where  $C_{sum2}$  is the total capacitance of  $2^{\text{nd}}$ -stage CDAC, and

where  $C_{sum2}$  is the total capacitance of  $2^{\text{nd}}$ -stage CDAC, and  $C_{P2}$  is the top-plate parasitic of  $2^{\text{nd}}$ -stage CDAC. Similar to the effect of  $C_{P1}$  in the  $1^{\text{st}}$ -stage,  $C_{P2}$  in the denominator is uncorrelated with the bit decision and only causes a reference gain error  $\gamma_2$  ( $\gamma_2 = C_{sum2}/(C_{sum2} + C_{P2})$ ) in the  $2^{\text{nd}}$ -stage conversion.

The reference mismatch between two stages causes a conversion nonlinearity that happens periodically at the carry from  $\underbrace{0\cdots0}_{i}\underbrace{1\cdots1}_{j}$  to  $\underbrace{0\cdots0}_{i}\underbrace{10\cdots0}_{j}$ , which can be seen

from the input-output characteristic of Fig.2.

## B. ISGE calibration technique

Based on the above discussion, the parasitic effect of  $C_{PI}$  and  $C_{P2}$  can be equivalent to an inter-stage gain error  $\alpha$  ( $\alpha = \gamma_1/\gamma_2$ ), which directly reflects the reference mismatch error between two stages. Ideally,  $\alpha = 1$ , indicates that the references of both stages are scaled-down by the same ratio. While  $\alpha > 1$  or  $\alpha < 1$  means that the scaling-down ratio is unbalanced. To implement a monotonic calibration scheme,  $\alpha$  is initially set to >1, which means the scaling factor of  $2^{\rm nd}$ -stage  $V_{ref-2nd}$  is smaller than the one of the  $1^{\rm st}$ -stage. This is implemented by enlarging the reference voltage of  $2^{\rm nd}$ -stage. To adjust  $\alpha$  back to 1, the additional calibration capacitive array (CDAC<sub>Cal</sub>) is added onto the top-plate of  $2^{\rm nd}$ -CDAC and enabled or disabled partially according to the desired gain ratio.

As seen from Fig. 1, the calibration circuit is composed of a calibration capacitive array and an ISGE detector including the subtractor and the mapping logic. When the start phase  $\Phi_{start}$  is enabled, the CDAC<sub>Cal</sub> and the top plate of  $1^{st}$ -stage CDAC are reset to *Gnd* in the phase  $\Phi_{res}$ . When the gain measurement phase  $\Phi_{cal}$  is enabled, one unit capacitor

 $C_0$  ( $C_0$ =C) is switched to +Vref to generate a reference voltage of +1LSB ( $V_{+1LSB}$ ) at the top plate of 1<sup>st</sup>-stage. Then the signal  $V_{+1LSB}$  is amplified by  $A_V$  and passed to the next stage DAC. The 2<sup>nd</sup>-stage SAR quantizes the  $A_V \times V_{+1LSB}$  to *j*bit digital code which is stored in a bit register for calibration processing. Then, after the next reset phase, a  $V_{-1LSB}$  is generated by switching  $C_0$  to -Vref and the above operation repeats once until the second j-bit code  $(D_{out,2})$  is acquired. The offset is cancelled by subtracting two output codes ( $D_{out,1}$  and  $D_{out,2}$ ) and the subtraction result  $\Delta Code$  will enter the mapping logic to feed back the corresponding control logic to CDAC<sub>Cal</sub>. The mapping logic contains several cases to compensate different  $\alpha$  according to the measured  $\triangle Code$  as shown in Fig.2. The number of calibration cases is determined by process variation, and the step resolution in each calibration case is determined by the ADC accuracy requirement, which will be analyzed next.

# III. IMPLEMENTATION METHOD

The proposed ISGE calibration technique is implemented on a 10-bit 470MS/s PI Pipelined-SAR architecture in 65nm CMOS technology. As shown in Fig.3, the ADC consists of a front-end shared 6bit 2b/cycle SAR, 2×TI Residue Amplification CDACs (RAC), a residue amplifier and 2×TI 5b SAR ADCs. Two stages have one bit overlapping for digital error correction. The additional bit performed by the 2<sup>nd</sup>-stage SAR is used for offset and gain calibrations.



Fig.2 Input-output characteristic w/ ISGE and the digital measurement of α.

During the sampling phase  $\Phi_s$ , the input signal is sampled at the top-plate of the 1st-stage 6b DAC and RAC1. In the conversion phase  $\Phi_1$ , the 1<sup>st</sup>-stage SAR solves the coarse 6b, and when the conversion is completed, RAC<sub>1</sub> disconnects from the 6b SAR and connects to the input of the op-amp to perform the 4×residue amplification. Meanwhile the 6b SAR connects to RAC<sub>2</sub> to start a new conversion. In the subsequent pipelined phase  $\Phi_2$ , the 2<sup>nd</sup>-stage determines the remaining fine 5b code that is passed to the digital error correction logic for the final 10b output. In this architecture, two stages sample the signal at the top-plate of the DAC, which implies that the conversion is quite sensitive to the parasitic capacitance. Moreover, the attenuation solution used in 2<sup>nd</sup>-stage also introduces ISGE due to the mismatch and parasitic of the attenuator. Thus the ISGE can be calculated as,

$$\alpha = \frac{C_{sum1} \cdot [C_a(C_{sub,2} + C_{P,B} + C_{vd} + C_{P,C}) + (C_{sub,2} + C_{P,C})(C_{vd} + C_{P,B})]}{(C_{sum1} + C_{P,A}) \cdot [C_a(C_{sub,2} + C_{vd}) + C_{sub,2}C_{vd}]},$$
(3)

where  $C_{sum1}$  is the total sampling capacitance including 1<sup>st</sup>stage CDAC and RAC,  $C_{sub,2}$  is the total capacitance of subarray in the split-CDAC,  $C_{P,A}$ ,  $C_{P,B}$  and  $C_{P,C}$  are the top-plate parasitic capacitance from 1st-stage CDAC and both sides of the  $2^{nd}$ -stage split-CDAC respectively. After the layout routing  $\alpha$  is approximated to 1.127, considering the mismatches of  $C_a$  and process variation, the calibration range covers the variation of  $\alpha$  from  $\alpha_{min}=1.05$  to  $\alpha_{max}=1.25$ .

The calibration is implemented in the time-interleaving fashion without changing the ADC control logic. To ensure  $\alpha > 1$ , the  $V_{ref-2nd}$  is scaled up initially by enlarging  $C_a$  from 2.13C to 2.46C and reducing  $C_{vd}$  from 30C to 29C. The 1<sup>st</sup>stage CDAC is used to generate  $V_{\pm 1LSB}$  for ISGE measurement and the 2<sup>nd</sup>-stage SAR ADC is used to quantize ISGE, the mapping logic determines the corresponding calibration code based on the subtraction result ΔCode, and feeds it back to control CDAC<sub>cal</sub>. Note that the offsets of the op-amp and the 2<sup>nd</sup>-stage comparator need to be suppressed within  $1/4V_{ref-2nd}$ , otherwise the 2<sup>nd</sup>stage comparison will saturate its full scale.

Obviously, the estimation accuracy of  $\alpha$  is directly related

with the resolution of 2<sup>nd</sup>-stage SAR. Assuming that the estimated value with error is  $\alpha(1\pm\varepsilon_a)$ , then enlarging  $V_{ref-2nd}$ by  $\alpha(1\pm\varepsilon_{\alpha})$  results in the ISGE of  $1\cdot(1\pm\varepsilon_{\alpha})$  after calibration. Since the peak-to-peak residue swing in 2<sup>nd</sup>-stage is  $\pm 1/32V_{ref}$ , and considering 1b overlap for digital error correction, it requires the  $V_{ref-2nd}$  equal to  $\pm 1/16V_{ref}$ , and the  $2^{\text{nd}}$ -stage SAR resolves 5-bit within  $V_{ref-2nd}$ , leading to  $0.5LSB_{2nd}=1/2^9 Vref$ . So the tolerable error  $\varepsilon_{\alpha}$  can be derived

$$\frac{1}{8} \cdot V_{ref} \cdot \boldsymbol{\varepsilon_{\alpha}} < \frac{V_{ref}}{2^{\circ}} \Rightarrow \boldsymbol{\varepsilon_{\alpha}} < 1.563\% \ . \tag{4}$$
 This determines the resolution of 2<sup>nd</sup>-stage DAC for ISGE

estimation,

$$\frac{V_{ref}}{2^{N+1}} < V_{ref} \times \alpha_{\min} \times 1.563\% \implies N > 4.79.$$
 (5)

Thus the 5-bit split-CDAC can satisfy the accuracy requirement. In addition, since  $\triangle Code$  is acquired from the subtraction of the two digital codes, the split DAC with 1 more bit resolution is needed. In the calibration range from 1.05 to 1.25, there are totally 6 calibration logics which are pre-set in the mapping logic to control CDAC<sub>Cal</sub>.

Meanwhile, the step size of CDAC<sub>Cal</sub> is also determined by the calibration accuracy. Their relationship can be expressed as,

$$\Delta C_{cal} = (\pm 1.563\%) \times \frac{C_a (C_{sub,2nd} + C_{vd}) + C_{sub,2nd} C_{vd}}{C_a + C_{sub,2nd}} = \pm 0.5C \quad (6)$$

Thus, disconnecting 1C of CDAC  $_{\mathrm{Cal}}$  from  $\mathit{Gnd}$  enlarges  $\mathit{V}_{\mathit{ref}}$ <sub>2nd</sub> by around 3.125%. The structure of CDAC<sub>Cal</sub> is designed as shown in Fig.3. It is a binary-weighted capacitor array with the custom designed unit capacitor (2μm×2.4μm equivalent to 5.5fF), which is identical to the unit capacitor of both stages, thus the calibration is immune to the capacitance process corners. In the case of  $\alpha_{min}=1.05$ , the capacitance to be removed from CDAC<sub>Cal</sub> after calibration is 4C, while the one in the case of  $\alpha_{max}$ =1.25 is 9C.

To ensure the calibration accuracy, the capacitor mismatch in CDACcal should be less than 6% based on the Matlab Monte-Carlo simulations. By careful layout less than 1% capacitor mismatch is easily achieved, thus ensuring the



Fig. 3 PI Pipelined SAR ADC with the implementation of the ISGE calibration and timing diagram.

calibration accuracy. In addition, the switches in  $CDAC_{Cal}$  may also affect the calibration accuracy, because the "floating" capacitor cannot be treated as "non-existent" since the gate-source parasitic capacitance  $C_{gs}$  is still connected to the capacitor in series when the switch is off. As a result, a minimum-size switch is used to reduce  $C_{gs}$  to about 0.1 fF, which can be tolerated to ensure the calibration accuracy.

The accuracy of  $\pm$  1LSB residue generated for ISGE estimation is also of concern. The capacitor mismatch of the 1<sup>st</sup>-stage CDAC is 10b based on the ADC resolution requirement. The calibration precision can be guaranteed as long as the capacitor mismatch accuracy can satisfy the ADC's overall requirement.

### IV. MEASUREMENT RESULTS

The PI pipeline-SAR with the proposed ISGE calibration technique has been fabricated in 1P7M 65nm CMOS with low-V<sub>T</sub> option. The chip micrograph is illustrated in Fig.4. The active area is 0.049mm<sup>2</sup> with the calibration circuit occupying only 6% of the total area. Fig.5 shows the SNDR histogram of 20 measured chips. Compared to the work [3] which used the off-chip code histogram statistic to calibrate ISGE, the proposed calibration can effectively improve the SNDR to a similar value. This is because the main limitation of the ADC is from the noise instead of ISGE. A chip with peak SNDR has been selected to be measured and it exhibits the following results. Fig.6 shows the static performances with calibration, where the DNL/INL is 0.475/0.782LSB, and Fig.7 exhibits the ADC's dynamic performance, which achieves a SNDR of 55.71dB with a 1.2MHz input and 54.76dB at Nyquist frequency. Fig.8 shows both the measured FFT @DC and near Nyquist input. Table I summarizes the overall measured performance and also the benchmark with state-of-the-art ADCs.

### V. CONCLUSIONS

A robust digital foreground inter-stage gain error self-calibrating scheme implemented in a two-channel Pipelined SAR ADC has been presented in this paper. This technique achieves on-chip self-calibration, it is offset-insensitive, and allows fast detection and accurate correction. The measurement results demonstrate the effectiveness of this gain error calibration technique which improves SNDR and FoM.

## ACKNOWLEDGMENT

The authors would like to thank Hou-Lou Choi (Justin) for the measurement support.

## REFERENCES

- Shin, M.-S., Kwon, O.-K., "14-bit two-step successive approximation ADC with calibration circuit for high-resolution CMOS imagers," in *Electronics Letters*, vol.47, no.14, pp.790-791, Jul. 2011.
- [2] Hung-Wei Chen, Wei-Ting Shen, Wei-Chih Cheng; et al., "A 10b 320MS/s self-calibrated pipeline ADC," in *Proceedings of IEEE A-SSCC*, pp.1-4, 8-10, Nov. 2010.

- [3] Yan Zhu, Chi-Hang Chan, Sai-Weng Sin, et al., "A 34fJ 500 MS/s Partial-Interleaving Pipelined SAR ADC," to appear soon in VLSI Dig. Tech. Papers, Jun. 2012.
- [4] Verbruggen, B., Iriguchi, M., Craninckx, J., "A 1.7mW 11b 250MS/s 2× interleaved fully dynamic pipelined SAR ADC in 40nm digital CMOS," in *ISSCC Dig. Tech. Papers*, pp.466-468, Feb. 2012.
- [5] Liu, Chun-Cheng, Chang, Soon-Jyh, Huang, Guan-Ying, et al., "A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13µm CMOS process," in VLSI Dig. Tech. Papers, pp.236-237, Jun. 2009.
- [6] Ginsburg, B.P., Chandrakasan, A.P., "Highly Interleaved 5-bit, 250-MSample/s, 1.2-mW ADC With Redundant Channels in 65-nm CMOS," in *IEEE JSSC*, vol.43, no.12, pp.2641-2650, Dec. 2008.
- [7] J. Mulder, et al., "An 800MS/s Dual-Residue Pipeline ADC in 40nm CMOS," in ISSCC Dig. Tech. Papers, pp. 184-185, Feb. 2011.



Fig.8 FFT spectrum with 1.2- and 216- MHz inputs (decimated by 25).

TABLE I. PERFORMANCE SUMMARY AND BENCHMARK

|                                                         | [2]<br>ASSCC 10 | [3]<br>VLSI 12 | [4]<br>ISSCC' 12 | [7]<br>ISSCC' 11 | This Work                    |
|---------------------------------------------------------|-----------------|----------------|------------------|------------------|------------------------------|
| Architecture                                            | Pipeline        | Pipeline-SAR   | Pipeline-SAR     | Pipeline         | Pipeline-SAR                 |
| Technology (nm)                                         | 90              | 65             | 40               | 40               | 65                           |
| Resolution (bit)                                        | 10              | 10             | 11               | 12               | 10                           |
| Sampling Rate (MS/s)                                    | 320             | 500            | 250              | 800              | 470                          |
| Supply Voltage (V)                                      | N/A             | 1,2            | 1.1              | 1/2,5            | 1,2                          |
| Area (mm²)                                              | 0.21            | 0.046          | 0.066            | 0.88             | 0.049                        |
| Power (mW)                                              | 42              | 8,2            | 1.7              | 105              | 7.4<br>(Cal. Power included) |
| DNL/INL (LSB)                                           | 0.7/0.9         | 0.48/1.1       | 0.8/1.5          | 0,4/2,1          | 0.47/0.78                    |
| SNDR (dB)                                               | 54,2            | 55,4           | 58.7             | 59               | 55,7                         |
| FoM =Power/(2 <sup>ENOB@DC</sup> fs)<br>(fJ/conv,-step) | 313             | 34             | 10               | 180              | 31.5                         |
| Gain Calibration                                        | Onchip          | Offchip        | Offchip          | Onchip           | Onchip                       |