### 20.5 A 76.6dB-SNDR 50MHz-BW 29.2mW Noise-Coupling-Assisted CT Sturdy MASH $\Delta\Sigma$ Modulator with 1.5b/4b Quantizers in 28nm CMOS

Liang Qi<sup>1</sup>, Ankesh Jain<sup>2</sup>, Dongyang Jiang<sup>1</sup>, Sai-Weng Sin<sup>1</sup>, Rui P. Martins<sup>1,3</sup>, Maurits Ortmanns<sup>2</sup>

<sup>1</sup>University of Macau, Macau, China, <sup>2</sup>University of Ulm, Ulm, Germany <sup>3</sup>Instituto Superior Tecnico/University of Lisboa, Lisbon, Portugal

The demands for wider cellular bandwidth (BW) drive the development of continuous time (CT)  $\Delta\Sigma$  modulators (DSMs). Oversampling ratio (OSR) is generally restricted due to high signal BW. To obtain an adequate resolution while maintaining good power efficiency, CT DSMs generally need to achieve an aggressive noise shaping and employ a multibit quantizer (QTZ) [1-3]. Though multibit operation requires a highly linear feedback (FB) DAC, dictating sophisticated linearization techniques [1-3]. Multi-stage noise-shaping (MASH) topologies can be employed to increase the order and they can apply multibit quantization only in the latter stages, where linearity requirements are highly relaxed. However, MASH DSMs suffer from quantization noise (QN) leakage due to the mismatch between analog and digital filters.

The sturdy MASH (SMASH) topology has relaxed matching requirements to eliminate the QN leakage. Reference [1] has first realized the CT SMASH using multibit QTZs in both stages. Inevitably, the multibit DAC FB from the QTZ of the 1<sup>st</sup> stage poses the same nonlinearity issue as in single-loop designs. On the other hand, the use of inherently linear single-bit 1<sup>st</sup> stage combined with multibit 2<sup>nd</sup> stage in SMASH is much more critical than in a MASH DSM. This occurs because single-bit QN is highly tonal and – in SMASH – the output of the 2<sup>nd</sup> stage is fed back to the sensitive input of the 1<sup>st</sup> stage. Moreover, the extraction and cancellation of the QN from the 1<sup>st</sup> stage is still challenging due to delays and phase shifts in the CT SMASH.

To explore a more robust CT SMASH topology and circumvent the use of linearization techniques for a multibit DAC, this work presents a noise-couplingassisted CT SMASH DSM employing 1.5b/4b QTZs in the 1<sup>st</sup>/2<sup>nd</sup> stages. By effectively eliminating 1.5b QN of the 1<sup>st</sup> stage, this topology enjoys the benefits of multibit DAC FB. The noise coupling (NC) technique [4] not only increases the noise-shaping order by one, but also significantly mitigates the linearity requirement of the multibit DAC in the input front end. This SMASH renders the 4<sup>th</sup>-order 1.5b 1<sup>st</sup> stage effectively into an overall 4<sup>th</sup>-order multibit DSM without needing a highly linear DAC, thus achieving aggressive multibit QN shaping and large maximum stable amplitude (MSA) without employing area- or power-hungry DAC linearization techniques.

Figure 20.5.1 presents the block diagram of the SMASH DSM. It employs a 3-0 dual-stage architecture with 1.5b/4b QTZs in the 1<sup>st</sup>/2<sup>nd</sup> stages. The output of the 2<sup>nd</sup> stage is directly fed back into the 1<sup>st</sup> stage through DAC<sub>2</sub> without using a digital adder [1]. A 1<sup>st</sup>-order NC is applied in the 1<sup>st</sup> stage to increase the noise-shaping order, while a digital filter (1-z<sup>1</sup>) is correspondingly placed at the output branch of the 2<sup>nd</sup> stage. The digital outputs of two stages, V<sub>1</sub> and V<sub>2</sub>, are combined off-chip to generate the final output V<sub>out</sub>. Thereby, the overall output becomes

## $V_{out} = STF_1 * V_{in} + NTF_1 * (1 - z^{-1}) * (1 - STF_2) * E_{q1} - NTF_1 * (1 - z^{-1}) * E_{q2}$

where NTF<sub>1</sub> is the noise transfer function (NTF) generated by the loop filter H<sub>LF</sub>(s). Instead of using the 1<sup>st</sup>-order feedforward (FF) topology as in [1], this work chooses zero-order for the 2<sup>nd</sup> stage to implement a more accurate and robust unity-gain signal transfer function (STF<sub>2</sub>). Thereby, the 1.5b QN E<sub>q1</sub> can be more precisely eliminated compared to [1]. To obtain SQNR>85dB, the gain error of the NC path should stay within ±5%, which can be reliably achieved by implementing it using a switched-capacitor (SC) circuit. Another beneficial feature of the NC branch in the 1<sup>st</sup> stage is that it works as dithering, significantly reducing idle tones and harmonic spurs for 1.5b QN E<sub>q1</sub> [4]. Furthermore, before the output of the 2<sup>nd</sup> stage is fed back into the from end, it is shaped by the digital filter (1-z<sup>-1</sup>), thus reducing the in-band tone power. Consequently, both features significantly mitigate the linearity requirement of the output of the OAC<sub>2</sub>.

However, with the presence of 4b  $DAC_2$  mismatch and non-linearity, the in-band noise floor still gets increased due to the QN-folding generated by the out-of-band cross-modulation, thus degrading the SNR. To mitigate this, a 2-tap FIR filter

 $(1+z^{-1})/2$  is adopted to reduce the out-of-band QN from the  $2^{nd}$  stage, which is eventually combined with the  $(1-z^{-1})$  filter due to NC to result in  $(1-z^{-2})/2$ , without requiring additional hardware. To implement  $(1-z^{-2})/2$ , a tri-level encoder is employed, followed by a tri-level DAC. Moreover, the FIR filter reduces the jitter sensitivity of the outermost DACs.

Figure 20.5.2 presents a simplified schematic of the CT SMASH DSM, using the NRZ tri-level scheme for all DACs. The loop filter  $H_{LF}(s)$  employs a 3<sup>rd</sup>-order mixed FF/FB architecture with  $H_{inf}$ =2.3. This mixed mode separates the high-gain and high-speed requirements into different integrators, allowing better op-amp power efficiency. A local resonator improves the NTF, and the input FF path reduces the swing of the internal nodes. A simple FIR compensation filter Fc(z) – incorporated in the inner FB paths – restores the original NTF from the introduced FIR filter in the outermost FB. In [1], to correctly extract  $E_{q1}$ , an RC low-pass filter is used to generate a propagation delay for the continuous input of the 1<sup>st</sup> QTZ, thus matching the delay of the 1<sup>st</sup> QTZ. However, this is sensitive to the PVT variations. To circumvent this issue,  $E_{q1}$  is extracted using an SC array [2] integrated in the 3<sup>st</sup> integrator to facilitate the 1<sup>st</sup>-order NC. Meanwhile, the output of the SC buffer directly drives the QTZ of the 2<sup>nd</sup> stage.

Figure 20.5.3 depicts the detailed 1st-order NC implementation and excess loop delay (ELD) compensation incorporated in the 1.5b QTZ<sub>1</sub>. During the n<sup>th</sup> sampling phase, the bottom plates of the DAC capacitors  $C_{\text{DAC1}}$  and  $C_{\text{DAC2}}$  connect to the digital outputs  $V_1$  and  $V_2(1-z^{-1})$  from the previous cycle, while their top plates sample the output of the 3rd integrator. After that, by connecting the bottom plates to  $V_{CM}$ , the input node of the 1.5b QTZ<sub>1</sub> settles to  $V_{Int3}$ - $(V_1-V_2(1-Z^{-1}))*Z^{-1}*V_{Ref}$ . Thereby, a negative FB path with a nominal unity gain is generated around the 1.5b QTZ<sub>1</sub>, stabilizing the DSM with the 0.75\*Ts ELD [5]. Since this ELD compensation (ELDC) method cannot help to reduce the swing of the last integrator, a scaling factor of 1/4 is applied in the 3rd integrator, reducing the swing as well as enhancing the feedback factor. To maintain the original NTF, the references of the 1.5b  $QTZ_1$  are scaled down by a factor of 4, correspondingly. After the decision of the 1.5b QTZ<sub>1</sub>, the digital codes  $V_1 < 1:0$ > are fed back to  $C_{DAC1}$ to produce the current residue  $E_{\alpha1}.$  Setting the values of  $C_{DAC1}{=}C_{res}$  and  $C_{DAC2}=2*C_{res}$ , the residue is correctly scaled as  $E_{q1}/4$ , and subsequently sampled by two capacitors C<sub>res</sub> alternately [2]. Next, the residue charge is injected back to the 3<sup>rd</sup> integrator through a unity-gain SC buffer in a closed-loop operation. Thereby, a complete 1<sup>st</sup>-order NC path consists of the SC buffer and the summer formed by the 3<sup>rd</sup> integrator.

The prototype is fabricated in 28nm CMOS. Clocked at 1.2GHz, Fig. 20.5.4 shows the spectrum with a 6MHz, -1.6dBFS input signal. The measured SNDR/SFDR/DR are 76.6dB/87.9dB/80dB, respectively. The measured IMD3 is -84.6dBc/-82.5dBc with two -7.6dBFS inputs at 33.5MHz/36.5MHz. The MSA is around -1dBFS, which clearly shows the overall multibit operation of the SMASH DSM. With 1.2V/1.5V supply, the total power consumption is 29.2mW. Its breakdown is shown in Fig. 20.5.5. The achieved FOM<sub>s</sub> is 168.9dB. Figure 20.5.6 compares the design to wideband CT DSMs. This work achieves state-of-the-art FOM with high linearity without employing any DAC linearization technique, thereby consuming an area of 0.085mm<sup>2</sup>. Figure 20.5.7 shows the chip micrograph.

#### Acknowledgements:

This work was supported by Macao Science and Technology Development Fund (FDCT) under Grant 076/2017/A2 and SKL-AMSV-2017-2019(DP). The authors would like to sincerely thank Biao Wang and Jiaji Mao for technical support.

#### References:

[1] D.-Y. Yoon, et al., "A Continuous-Time Sturdy-MASH  $\Delta\Sigma$  Modulator in 28nm CMOS," *IEEE JSSC*, vol. 50, no. 12, pp. 2880-2890, Dec. 2015.

[2] B. Wu, et al., "A 24.7mW 45MHz-BW 75.3dB-SNDR SAR Assisted CT  $\Delta\Sigma$  Modulator with 2<sup>nd</sup>-Order Noise Coupling in 65nm CMOS," *ISSCC*, pp. 270-271, Feb. 2016.

[3] T. He, et al., "A 50MHz-BW Continuous-Time  $\Delta\Sigma$  ADC with Dynamic Error Correction Achieving 79.8dB SNDR and 95.2dB SFDR," *ISSCC*, pp. 230-231, Feb. 2018.

[4] K. Lee, et al., "An 8.1mW, 82 dB Delta-Sigma ADC with 1.9 MHz BW and -98 dB THD," *IEEE JSSC*, vol. 44, no.8, pp. 2202-2211, Aug. 2009.

[5] Y. Shu et al., "A 28fJ/conv-step CT  $\Delta\Sigma$  Modulator with 78dB DR and 18MHz BW in 28nm CMOS Using a Highly Digital Multibit Quantizer," *ISSCC*, pp. 268-269, Feb. 2013.

## ISSCC 2019 / February 20, 2019 / 10:45 AM



# **ISSCC 2019 PAPER CONTINUATIONS**

