# A SAW-Less Tunable RF Front End for FDD and IBFD Combining an Electrical-Balance Duplexer and a Switched-*LC* N-Path LNA

Gengzhen Qi, Student Member, IEEE, Barend van Liempd, Member, IEEE, Pui-In Mak<sup>®</sup>, Senior Member, IEEE, Rui P. Martins, Fellow, IEEE, and Jan Craninckx<sup>®</sup>, Fellow, IEEE

Abstract—This paper proposes a surface-acoustic wave (SAW)less tunable RF front end (RF-FE) using an electrical-balance duplexer (EBD) integrated with a switched-LC N-path lownoise amplifier (LNA). The EBD cancels the transmitter-receiver (TX-RX) leakage at the RX frequency by dynamically optimizing the balance of a hybrid transformer, which enables in-band full-duplex (IBFD) operation. A transconductor-based LNA in parallel with a switched-LC N-path network creates input and output notches to reject TX leakage for frequency-division duplexing (FDD) operation. The LNA's signal-handling capability is enhanced via optimum switch biasing. Fabricated in 0.18- $\mu$ m SOI CMOS, the RF-FE offers >50-dB tunable rejection from the TX port to LNA output at both TX and RX frequencies, for all 3GPP bands from 0.7 to 1 GHz (i.e., FDD case). It is the first tunable RF-FE including an LNA that achieves +70-dBm TX-path IIP<sub>3</sub>, and <-100-dBm IM<sub>3</sub> at +20-dBm TX power when a full-duplex spaced jammer is applied at the antenna (FDD case). It is also the first to handle >+30-dBm in-band TX power while cancelling the self-interference by >50 dB (i.e., IBFD case). The RF-FE consumes 62.5 mW at 1 GHz with 11.7-dB RX cascaded NF, 3.6-dB TX insertion loss, and 9.62 mm<sup>2</sup> active area.

*Index Terms*—Electrical-balance duplexer (EBD), in-band full duplex (IBFD), local thermal equilibrium (LTE)-frequencydivision duplexing (FDD), low-noise amplifier (LNA), RF frontend (RF-FE), SOI CMOS, switched-*LC* N-path filtering, tunable.

#### I. INTRODUCTION

**T**O ENHANCE the data rate in mobile communications, multi-band operation is necessary for commercial cellular

Manuscript received August 4, 2017; revised October 31, 2017; accepted December 24, 2017. Date of publication January 30, 2018; date of current version April 23, 2018. This work was approved by Associate Editor Pietro Andreani. This work was supported in part by the IMEC'S 5G Wireless Research Program, in part by the Macau FDCT-SKL Fund, and in part by the University of Macau under Grant MYRG2017-00223-AMSV. (*Corresponding author: Pui-In Mak.*)

G. Qi was with Perceptive Systems, IMEC, Leuven, Belgium, and also with the State-Key Laboratory of Analog and Mixed-Signal VLSI, Faculty of Science and Technology, Department of ECE, University of Macau, Macao, China (e-mail: yb37405@umac.mo).

B. van Liempd is with IMEC, Leuven, Belgium, and also with ETRO Department, Vrije Universiteit Brussel, Brussels, Belgium (e-mail: Barend.vanLiempd@imec.be).

P.-I. Mak is with the State-Key Laboratory of Analog and Mixed-Signal VLSI, Faculty of Science and Technology, Department of ECE, University of Macau, Macao, China (e-mail: pimak@umac.mo).

R. P. Martins is with the State-Key Laboratory of Analog and Mixed-Signal VLSI, Faculty of Science and Technology, Department of ECE, University of Macau, Macao, China, on leave from the Instituto Superior Técnico, Universidade de Lisboa, Lisboa, Portugal (e-mail: rmartins@umac.mo).

J. Craninckx is with IMEC, Leuven, Belgium.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2018.2791477

 $\begin{array}{c} & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & & \\ & & & \\ & & & & \\ & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & & & & \\ & &$ 

+24dBm PTX

Fig. 1. (a) SAW duplexer isolates at both  $f_{\text{RX}}$  and  $f_{\text{TX}}$ . (b) Tunable singlenotch EB duplexer. (c) Proposed: EBD isolates at  $f_{\text{RX}}$  and GB N-path LNA at  $f_{\text{TX}}$ .

handsets. In local thermal equilibrium (LTE) advanced, and toward 5G, the frequency-division duplexing (FDD) operation is commonly used, in which the transmitter (TX) and receiver (RX) work simultaneously, but at different frequency bands. To support FDD, the RF front end (RF-FE) has to provide adequate isolation between the TX and RX at two frequencies: 1) the TX frequency ( $f_{TX}$ ), to prevent the high-power TX leakage from causing the RX low-noise amplifier's (LNA) gain compression and 2) the RX frequency ( $f_{RX}$ ), to prevent TX-generated noise from RX de-sensitization [1]–[5].

The key challenge posed by FDD-LTE is that the TX-to-RX duplex spacing is as low as 40 MHz depending on the bands specification. Conventionally, surface-acoustic wave (SAW) duplexers are used to ensure sufficient isolation at both frequencies [Fig. 1(a)]. Yet, with an increasing number of bands defined toward 5G, numerous SAW resonators would be required, significantly increasing the RF-FE complexity and cost.

Recently, canceller-based RF-FEs emerge as a promising alternative to eliminate bulky off-chip resonator-based filters [1]–[5]. A canceller circuit subtracts a copy of the unwanted TX leakage at the RX input. Besides potentially providing a tunable isolation solution for FDD, cancellers also enable in-band full duplex (IBFD) [6]. IBFD is a promising candidate for future communications, allowing for increased data rate or lower power consumption [7]. In IBFD operation, the TX and RX operate simultaneously, at the same frequency  $(f_{TX} = f_{RX})$  and time [8]–[14].

0018-9200 © 2018 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



1432

Several implementation challenges exist for such cancellers. First, the canceller must sufficiently reduce the TX leakage to avoid RX de-sensitization. Second, the canceller itself must handle the large TX power, avoiding device breakdown effects, while having sufficient linearity such that higher order intermodulation products do not degrade the system's post-cancellation self-interference-to-noise-and-distortion ratio [15]. Finally, the cancellation BW is critical to support modern standards. Assume an IBFD system with a 10-dB gain LNA, for a given +24-dBm TX power, with a -100-dBm link budget for third-order intermodulation distortion (IM<sub>3</sub>) at LNA output, the cancellers are required to reach >+65-dBm input-referred third-order intercept point (IIP<sub>3</sub>) at 50-dB isolation [16].

Several works have addressed the tradeoffs between these challenges. For example, [9] and [10] all use an architecture with a traditional copy-and-subtract path and achieve high isolation with relatively wide isolation BW, but can only handle limited TX power and exhibit poor linearity due to the use of nonlinear components within the canceller [16]. Alternatively, a circulator-based approach is proposed in [8] and [11]. However, the N-path passive mixers used directly at the antenna interface have similar limitations with respect to in-band linearity performance.

The electrical-balance duplexer (EBD) [17]–[21] [Fig. 1(b)] is another promising topology to solve this RF cancellation problem. In an EBD, a hybrid transformer provides an impedance balance between the antenna and a so-called balance network ( $Z_{BAL}$ ) such that the TX leakage is nulled in the secondary winding of the hybrid transformer. EBDs exhibit high cancellation due to high-accuracy impedance tuning in  $Z_{BAL}$  (i.e., >+50 dB) [22]. Furthermore, high linearity and power-handling capability can be achieved by stacking SOI switch devices, because the EBD consists entirely of passive devices [20], [23], [24].

However, due to rapid variations of the antenna's impedance across frequency, EBDs are usually unable to provide sufficient isolation at both  $f_{TX}$  and  $f_{RX}$ , requiring a highly complex  $Z_{BAL}$  (i.e., [25]), at the cost of a large area (8.28 mm<sup>2</sup>). The EBD in [23] and [24] only offers >50-dB isolation at  $f_{RX}$ , while the isolation at  $f_{TX}$  is degraded to less than 10 dB due to the frequency dependence of  $Z_{ANT}$ . By employing an off-chip tunable SAW filter placed prior to the on-chip LNA, the TX leakage is suppressed >40 dB in the FDD mode. To reduce size, cost, and complexity, an alternative to the tunable SAW filter in [23] and [24] is desired.

In this paper, we propose a tunable RF-FE prototype that integrates the gain-boosted (GB) switched-*LC* N-path LNA of [26] together with the EBD of [24] [Fig. 1(c)]. The LNA is self-interference resilient through rejection notches at both the RF inputs and outputs, by adding shunt inductors in the feedforward N-path network. This technique enables high linearity, better large-signal handling capability, and dual-frequency TX-to-RX isolation. Furthermore, this paper expands on [26] with in-depth design details on the LNA, EBD-LNA co-design and its overall performances. In the proposed architecture, the EBD is set to cancell at  $f_{RX}$ , inherently providing an "IBFD mode." Except for the fact that the TX is set to a



Fig. 2. (a) N-path bandpass filter and its parallel RLC model at its passband around  $f_{\rm LO}$  [27]. (b) Lose-in notches offered by a switched-*LC* N-path network and its passband around  $f_{\rm LO}$  and notches response can be modeled by connecting a bandpass filter in series with a bandstop filter. Switch ON-resistance ( $R_{\rm SW}$ ) is embedded in  $R_S$ . An up-converted MN is assumed to aid the stopband rejection by boosting  $R'_{\rm in}$ .

different frequency in FDD operation, no changes are made to the system when switching between FDD and IBFD operation modes. At the same time, the GB N-path filter reduces the TX leakage (FDD) and improves out-of-band (OOB) linearity (IBFD mode).

Fabricated in 0.18- $\mu$ m SOI CMOS, the RF-FE shows >50-dB tunable rejection from the TX input to the LNA output at both TX and RX frequencies, for all 3GPP bands from 0.7 to 1 GHz. It is the first tunable RF-FE including an LNA that achieves +70-dBm TX-path IIP<sub>3</sub> and <-100-dBm IM<sub>3</sub> at +20-dBm TX power when a full-duplex spaced (FDS) jammer is applied at the antenna (FDD case) and the first that handles >+30-dBm in-band TX power while providing >50-dB self-interference cancellation (IBFD case). It consumes 62.5 mW operating at 1 GHz with 11.7-dB RX cascaded NF and 3.6-dB TX insertion loss, and occupies 9.62 mm<sup>2</sup> active area.

# II. SWITCHED-LC N-PATH FILTER WITH CLOSE-IN NOTCHES

A typical passive N-path filter using switches and capacitors can realize a frequency-tunable bandpass response at  $V_{out}$ [Fig. 2(a)], being a versatile alternative to SAW filters. The bandpass response can be modeled by a parallel RLC network at the vicinity of its center frequency ( $f_{LO}$ ) [27]. The OOB rejection is governed by the ON-resistance ( $R_{SW}$ ) of the N-path switches, and OOB impedance looking back to the input  $R'_{in OOB}$ , and is estimated [27] as (N = 4)

$$\alpha \approx 20 \log \left( \frac{\pi^2}{8} \cdot \frac{R_{\rm SW}}{R'_{\rm in_OOB} + R_{\rm SW}} \right). \tag{1}$$

Obviously, large  $R'_{in\_OOB}$  and small  $R_{SW}$  are desired for higher OOB rejection. In (1),  $\pi^2/8$  is the reciprocal of the approximated passband insertion loss in case that the in-band source impedance  $R'_{in\_IB}$  is much larger than  $R_{SW}$ . For a reasonable frequency coverage (e.g., 0.7 to 1 GHz in this paper), an *LC*-based matching network (MN) can be used to upconvert the nominal 50- $\Omega$  source impedance  $R_{in}$  to a higher value. For instance, the OOB rejection improves by 11.5 dB when  $R'_{\text{in_OOB}} = 4R_{\text{in}}$ ,  $R_{\text{in}} = 50 \ \Omega$ , and  $R_{\text{SW}} = 4 \ \Omega$ . Yet, the close-in rejection is only determined by an equivalent *RC* response:  $f_{\text{RC}} = 1/[\pi (R'_{\text{in}} + R_{\text{SW}})C_1]$  that sets the passband -3 dB BW.

Creating notches (upper and lower sidebands) near  $f_{LO}$  to enhance the OOB rejection is possible [28]. The idea is to place a bandpass filter in series with a bandstop filter. Extending this concept to the design of an N-path filter, two notches can be created by upconverting the baseband (BB) impedance  $Z_{BB}$  to  $f_{LO}$ , as shown in Fig. 2(b).  $Z_{BB}$  is given by

$$Z_{\rm BB} = \frac{L_2 s^2 \cdot (C_1 + C_2) + 1}{s C_1 \cdot (C_2 L_2 s^2 + 1)}.$$
 (2)

The BB notch happens at  $Z_{BB} = 0$ . By zeroing the numerator, the BB notch frequency is

$$f_{\rm nt\_BB} = 1/2\pi \sqrt{L_2(C_1 + C_2)}$$
 (3)

which depends on the total capacitance value. As  $C_1$  and  $L_2$  are to be large,  $C_2$  can be modeled as their parasitic. The RF notch frequency of the switched-*LC* N-path filter is

$$f_{\rm nt\_RF\_N} = f_{\rm LO} \pm f_{\rm nt\_BB}.$$
 (4)

The series resistor  $R_S$  determines the deepness of the notches, and  $R_P$  determines the passband gain. Supposing  $R_S = 0$  and  $R_P = \infty$ , the input-impedance  $Z_{in}$  becomes

$$Z_{\rm in} = \frac{C_S L_S C_P L_P \cdot s^4 + (C_S L_S + C_P L_P + C_S L_P) \cdot s^2 + 1}{s C_S \cdot (C_P L_P s^2 + 1)}.$$
(5)

The two notches can be symmetrical at  $f_{LO}$  by setting an equal resonance in both filters, bandpass, and bandstop, i.e.,  $C_S L_S = C_P L_P$ . Thus, the notches happen at  $Z_{in} = 0$  by zeroing the numerator

$$f_{\text{nt\_RF\_PS}}^2 = \frac{(2C_S L_S + C_S L_P) \pm \sqrt{C_S^2 L_P^2 + 4C_S^2 L_S L_P}}{8\pi^2 \cdot C_S^2 L_S^2}.$$
 (6)

For instance, at  $f_{LO} = 1$  GHz, two close-in notches at 945 MHz and 1.055 GHz are possible with components:  $C_S = 4.86$  pF,  $L_S = 5.24$  nH,  $C_P = 400$  pF, and  $L_P = 63.4$  pH. Substituting  $C_S L_S = 1/(2\pi f_{LO})^2$  into (6),  $f_{nt\_RF\_PS}$  is expressed with respect to  $f_{LO}$ 

$$f_{\rm nt\_RF\_PS}^2 = f_{\rm LO}^2 + 2\pi^2 f_{\rm LO}^4 \cdot \left( C_S L_P \pm \sqrt{C_S^2 L_P^2 + \frac{C_S L_P}{\pi^2 f_{\rm LO}^2}} \right).$$
(7)

Mapping (4) to (7), the stopband filter is modeled with  $C_S$ 

$$C_S \approx \frac{1}{8\pi^4 f_{\rm LO}^4 \cdot L_2 L_P (C_1 + C_2)}$$
(8)

and  $L_S = 1/[(2\pi f_{LO})^2 C_S]$ . The passband filter is modeled [27] as  $C_P = \pi^2 C_1/4$  and  $L_P = 1/[(2\pi f_{LO})^2 C_P]$  for N = 4.



Fig. 3. (a) GB N-path LNA [30]. (b) Input and output attenuation versus  $C_S$ . The in-band -3-dB BW drops rapidly with enlarging  $C_S$ .

### III. GB N-PATH LNA AND ITS VARIANTS

Unlike the passive N-path filter, a GB N-path LNA [Fig. 3(a)] offers not only input-impedance matching and passband gain but also higher Q bandpass responses at the input and output to improve the OOB linearity [29]–[31]. In addition, it features the Miller effect boosting the effective capacitance of the feedforward capacitors (i.e., area reduction), and lowering the effective ON-resistance of the N-path switches (i.e., power reduction).

When  $f_{\rm RX}$  and  $f_{\rm TX}$  are as close as 40 MHz, large  $C_S$  and small ON-resistance of SW<sub>L</sub> ( $R_{\rm SWL}$ ) and SW<sub>R</sub> ( $R_{\rm SWR}$ ) are crucial to improve the attenuation at  $f_{\rm TX}$ . From simulations [Fig. 3(b)], the input rejection at 40-MHz offset saturates at ~10 dB when  $C_S = 50$  pF, under  $R'_{\rm in} = 200 \ \Omega$ ,  $R_L = 50 \ \Omega$ ,  $R_{\rm SWL} = R_{\rm SWR} = 4 \ \Omega$ , and  $G_m = 70$  mS. Upsizing  $C_S$ to 100 pF only adds 3.5 dB more output rejection at 40-MHz offset, but almost no extra input rejection. Finally, an oversized  $C_S$  will shrink the passband BW substantially. For N-path filters, the in-band -3-dB BW and OOB rejection are always a tradeoff.

It is possible to enhance the output rejection by adding two shunt capacitors  $C_{SH1}$  and  $C_{SH2}$  to the feedforward N-path network to create close-in notches at the output, named the GB switched-C N-path LNA [32], as shown in Fig. 4(a). Under the same parameters of Fig. 3(b) and  $C_{SH1,2} = 50$  pF, the simulated input and output rejections at 40-MHz offset are improved by 2.5 and 11.5 dB, respectively, as Fig. 4(b) illustrates. Meanwhile, the passband BW only decreases by 1.6 MHz when comparing  $C_{SH1,2} = 0$  and 50 pF. However, since  $R_{SWL}$  ( $R_{SWR}$ ) is virtually grounded by  $C_{SH1}$  ( $C_{SH2}$ ) at the OOB frequency, the close-in rejection at both input and output cannot benefit from the Miller effect, implying a larger LO power budget. Similarly, the size of  $C_{SH1,2}$  cannot benefit from the Miller effect, impacting the area efficiency.

Although the output rejection depends on the total shunt capacitances, the input rejection is dominated by  $C_{SH1}$ . From simulations,  $C_{SH1}$  aids the input rejection effectively [Fig. 4(c)] but not  $C_{SH2}$  [Fig. 4(d)]. Considering that the input rejection is more critical to reduce the TX leakage,  $C_{SH2}$  can be downsized with respect to  $C_{SH1}$  to reduce the die area and parasitic effects. A similar scenario happens for  $R_{SWL}$  and  $R_{SWR}$ . Simulated with  $C_S = C_{SH1,2} = 50$  pF, ideally 10 dB more input rejection is achieved when  $R_{SWL}$  is downsized from 30 to 0  $\Omega$  [Fig. 4(e)], while  $R_{SWR}$  does not contribute to input rejection [Fig. 4(f)].

As shown in Fig. 5(b), adding an inductor  $L_{SH1}$  in series with  $C_{SH1}$  [Fig. 5(a)] can enhance both the input and output



Fig. 4. (a) GB switched-C N-path LNA [32]. (b) Input and output attenuation increases when enlarging  $C_{\text{SH1}}$  and  $C_{\text{SH2}}$ , but the in-band -3-dB BW decreases. (c)  $C_{\text{SH1}}$  contributes to both the input and the output attenuations. (d)  $C_{\text{SH2}}$  only contributes to the output attenuation. (e) SW<sub>L</sub> determines both the input and output attenuation. (f) SW<sub>R</sub> only determines output attenuation. Output notch is created due to the current cancellation. Simulated with  $C_S = 50$  pF and  $G_m = 70$  mS at 1 GHz.



Fig. 5. (a) Proposed switched-*LC* N-path LNA with class-A/class-B  $G_m$ . (b) Adding  $L_{SH1}$  enhances both input and output attenuation without sacrificing -3 dB BW. After adding  $L_{SH1}$ , an input notch is created. Simulated with  $C_S = C_{SH1} = C_{SH2} = 50$  pF and  $G_m = 70$  mS at 1 GHz.

rejections at close-in frequencies. Specifically, an input notch is created, and the output notch spacing from  $f_{\rm LO}$  is reduced without sacrificing the passband BW. As shown in Fig. 5(b), the simulated input rejection improves 3.2 dB at 40-MHz offset and 6.1 dB at 80-MHz offset as  $L_{\rm SH1}$  increases from 0 to 30 nH. The output rejection also improves by 4.1 dB at 40-MHz offset and 2.5 dB at 80-MHz offset. The main expense is the chip area occupied by the spiral inductors.

The improved input rejection enhances the LNA linearity [33], especially for the FDS jammer test, in which the equally duplexed TX leakage and an OOB jammer (at  $2 \times f_{\text{TX}} - f_{\text{RX}}$ ) generate IM<sub>3</sub> falling at  $f_{\text{RX}}$ . The IM<sub>3</sub> term determines the OOB-IIP<sub>3</sub>, which is

OOB-IIP<sub>3</sub> = 
$$(2P_{TX} + P_{JMR} + A_{LNA} - P_{IM3})/2$$
 (9)



Fig. 6. (a) Normalized magnitude and (b) phase responses of the currents of  $G_m$  and N-path network. When the magnitudes of the two currents are equal, the notch occurs when their phase difference is  $180^{\circ}$ .



Fig. 7. N-path switches  $(SW_L \text{ and } SW_R)$  voltage biasing for handling a large blocker.

where  $P_{\text{TX}}$  and  $P_{\text{JMR}}$  are the power of the TX leakage and jammer, respectively and  $A_{\text{LNA}}$  is the gain of the LNA. With improved rejection  $\Delta_{\text{TX}}$  at  $f_{\text{TX}}$  and  $\Delta_{\text{JMR}}$  at  $f_{\text{JMR}}$ ,  $P_{\text{IM3}}$  reduces by  $2 \times \Delta_{\text{TX}} + \Delta_{\text{JMR}}$ , and OOB-IIP<sub>3</sub> improves by  $\Delta_{\text{TX}} + \Delta_{\text{JMR}}/2$ .

Unlike input rejection, output rejection does not effectively contribute to the LNA linearity improvement since the IM<sub>3</sub> term is already generated at  $f_{RX}$  prior to reaching the output. In fact, high output rejection mainly relaxes the linearity requirements of the following RX chain.

The close-in output notch is due to the zeros generated by current cancellation between the two paths: the switched-*LC* N-path network and  $G_m$  [28]. In Fig. 6, the notch occurs where the two signal currents are equal in magnitude and 180° out of phase. Interestingly, the notch can be located at the lower or the upper sideband of  $f_{LO}$  by tuning the bias of the N-path switches or the body/gate bias of  $G_m$ , thus, adjusting the phase response [28].

# IV. IMPLEMENTATION OF GB SWITCHED-LC N-PATH LNA

# A. Optimally Biased N-Path Switches

To handle large blockers, the gate/drain/source bias  $(V_{G,D,S})$  of the N-path switches has to be considered during both ON and OFF periods. During the ON period, the voltage difference,  $V_G - V_S$ , should be large in order to achieve a low ON-resistance. In fact, the LO swing should be greater than the maximum swing of the interferer by at least a threshold voltage  $V_{\text{th}}$  (Fig. 7) to prevent unwanted turn OFF. During the OFF period, a negative voltage difference of  $V_G - V_S$  aids to prevent any undesired turn ON of the N-path switches when a large interferer is present. It is crucial to ensure that the minimum LO swing is not larger than the interferer swing by at least a  $V_{\text{th}}$  during the OFF period (Fig. 7).

With an LO swings between 0 and 1.5 V, the optimum N-path switch bias  $(V_{D,S,B})$  is 0.3 V, which leads to a simulated input-referred OOB-blocker caused -1-dB IB-gain



Fig. 8. Schematic of the proposed switched-*LC* N-path LNA. Bias voltages are programmed for fine tuning the linearity.

compression (OOB-iB<sub>1dB</sub>) of +13.2 dBm. The OOB-iB<sub>1dB</sub> drops by 3.3 dB for  $V_{D,S,B} = 0$  V, which implies the OFF-state case is not handled well. Also, the OOB-iB<sub>1dB</sub> will degrade by 4.5 dB if a fixed  $V_{D,S,B} = 0.6$  V is set. The linearity of the LNA is closely related with the LO swing. The simulated OOB-iB<sub>1dB</sub> can reach +19.2 dBm when having a 2-V LO swing and  $V_{D,S,B} = 0.7$  V, at the price of power consumption when using thick-oxide devices with higher parasitic capacitance. Unlike [32], that ac couples to allow gate biasing, the overdrive voltage of the N-path switches is adjusted here by programming  $V_{D,S,B}$ . This approach avoids the parasitic capacitance of the ac-coupling capacitors from degrading the effective LO swing, and thereby LO generator (LOGEN)'s power efficiency, which reduces the power consumption by 10 mW.

# B. Device Sizing and Performance Tradeoffs

Fig. 8 details the schematic of the GB switched-*LC* N-path LNA.  $C_S$  is designed with a value of 52 pF, with  $L_{SH1} = 15$  nH and  $C_{SH1} = 80$  pF and  $C_{SH2} = 52$  pF. For the inverter-like class-A/class-B  $G_m$ , accurate tunable bias voltages (5-bit resolution) for both the body ( $V_{BP,N}$ ) and gate ( $V_{GP,N}$ ) are designed, enabling optimization of the small-signal linearity [34]. The switch bias  $V_{D,S,B}$  is implemented with 3-bit resolution, covering 0 to 0.55 V (0.3-V nominal). The series capacitors  $C_{B1,2}$  are added to ensure the switch bias tuning. All biases are programmable via a serial-parallel interface.

The large-signal linearity of the LNA is determined by its load impedance and  $G_m$ . The load impedance is dominated by the up-converted OOB-impedance  $Z_{RF,o}$  (Fig. 8) from the N-path switched-*LC* network.  $G_m$  (88 mS) does not vary with the input power level as long as  $Z_{RF,o}$  is close to zero, which is around +9 dBm in simulation. The  $G_m$  is biased with a dc feedback loop in Fig. 9(a), in which  $V_{GN}$  changes adaptively with  $V_{GP}$  (tuned by a current mirror) while keeping the output dc level of  $G_m$  at  $V_{DD}/2$ . To avoid blocker-caused output dc variation, we employ a 10×-downsized  $G_m$  replica [Fig. 9(a)]. The simulated phase margin of the dc feedback loop is 95°.

The inductor  $L_{SH1}$  adds an extra degree of freedom to trade the power consumption with the stopband rejection achieved by the GB N-path LNA. The power consumption of this LNA is thus reduced compared to sub-100 nm



Fig. 9. (a) Output dc level of the  $G_m$  stage is set by mirroring it to a downscaled replica under a dc feedback loop. (b) 25%-duty-cycle LOGEN.

implementations with similar rejection [32], [35], even when using a 0.18- $\mu$ m SOI CMOS technology with a much lower  $f_T$ . To ensure the OOB rejection is not limited by the ON-resistance of the N-path switches,  $R_{SWL} = 2 \Omega$  (SW<sub>L</sub>: 160/0.18  $\mu$ m) and  $R_{SWR} = 4 \Omega$  (SW<sub>R</sub>: 80/0.18  $\mu$ m) are selected. As discussed in Section III,  $R_{SWR}$  does not impact the input filtering response that is deemed as the most critical to combat with the OOB interference.

Thanks to smaller  $SW_R$ , the LOGEN saves 10.5-mW dynamic power and finally consumes 57.2 mW at 1 GHz, of which 65% is due to the LO switch drivers. Fig. 9(b) shows the 25%-duty-cycle LOGEN [36]. Differential master clocks  $2 \times LO_{IN}$  are provided externally. The output buffer of LOGEN is designed with four inverter stages, where the first two stages are designed in a tunable fashion (3-bit resolution) to allow the change of the pulse width of the LO waveforms  $(\pm 10\%$  range). The last two stages are designed with a fanout of 2 and 0.6 in terms of equivalent capacitive load to both enable the drive of the large SOI N-path switches, and optimize the power consumption. The simulated phase noise is -165 dBc/Hz at 40-MHz offset from Spectre's pss and pnoise at 1 GHz, which is mainly dominated by the input buffer and "AND" logic. The frequency divider Div/2 does not contribute noise to the output LO waveforms because the rising/falling edges are derived from the  $2 \times f_{LO}$  pulses.

The LNA is studied in two modes: default and high rejection; depending mainly on the bias voltage of the N-path switches and the LO overlap. In the default mode, the  $V_{\rm BP}$  ( $V_{\rm GP}$ ) of  $G_m$  are 1.2 (1.08) V and 0.3 (0.45) V for transistors  $M_P$  and  $M_N$  (Fig. 8), respectively, and  $V_{D,S,B}$ is 0.3 V. The LO waveforms are non-overlapped. Compared to the default mode, the high-rejection mode is achieved by reducing  $V_{D,S,B}$  of the N-path switches (to 0.12 V) to enlarge the switch overdrive voltage and overlapping the LO waveforms through tuning the PMOS/NMOS size ratio of the LOGEN's output buffer, thus reducing the ON-resistance of the N-path switches and, subsequently, improving the rejection for close-by frequencies. However, reducing  $V_{D,S,B}$  causes undesired turn ON during the LO's OFF period when large TX leakage appears at the LNA's input, and overlapping LO waveforms leads to crosstalk between paths, resulting larger LO leakage and gain drop [27].

# V. FULLY INTEGRATED TUNABLE RF-FE WITH EBD AND GB SWITCHED-LC N-PATH LNA

The single-ended EBD from [24] is re-employed here for co-design and integration with the proposed N-path LNA.



Fig. 10. Proposed RF-FE. The EBD contains a hybrid transformer and a balance-impedance network ( $Z_{BAL}$ ) [24], and it is connected with the switched-*LC* N-path LNA through an *LC*-MN.

It balances an off-chip ANT impedance ( $Z_{ANT}$ ) with an onchip balance network ( $Z_{BAL}$ ) to cancel TX-to-LNA interference using a hybrid transformer. The EBD achieves TX-to-LNA isolation via IB cancellation, supporting the IBFD application. EBDs can only provide sufficient TX–RX isolation at either  $f_{RX}$  or  $f_{TX}$  due to the limited isolation BW, considering the frequency dependence of a real antenna. In [24], the EBD provides > 50-dB isolation at  $f_{RX}$  to cancel the TX-generated noise by tuning  $Z_{BAL}$ . To support FDD, a tunable SAW filter is used in [24] to suppress the highpower TX leakage, which occupies a rather large area. Here, the GB switched-*LC* N-path LNA is utilized instead of the tunable SAW to suppress the remainder of the TX leakage.

The proposed RF-FE is shown in Fig. 10, including the single-ended EBD, switched-*LC* N-path LNA and an *LC* interstage MN. The TX input tap of the hybrid transformer is skewed toward  $Z_{BAL}$  to reduce the RX insertion loss. The magnitude of  $Z_{BAL}$  is tuned to be larger than the optimum TX–RX isolation impedance (~30  $\Omega$ ) at  $f_{TX}$  to improve the TX insertion loss, while preserving a >50-dB cancellation condition at  $f_{RX}$  [24]. Before connecting to the switched-*LC* N-path LNA, an *LC*-MN is introduced to up-transform  $Z_{HT,o}$ , since a large transformed impedance  $Z_{M,o}$  enhances the TX leakage attenuation of the N-path filtering. Based on (1), the estimated ultimate OOB rejection is

$$\alpha \approx 20 \log \left[ \frac{\pi^2}{8} \cdot \frac{R_{\text{SWL}} + R_{\text{SWR}}}{R_{M,\text{TX},o}(1 + A_O) + R_{\text{SWL}} + R_{\text{SWR}}} \right]$$
(10)

where  $R_{M,TX,o}$  is the resistance of  $Z_{M,o}$  at  $f_{TX}$  and  $A_O$  is the open-loop gain of the LNA. Due to the gain stage,  $R_{M,TX,o}$  is boosted to  $R_{M,TX,o}$   $(1 + A_O)$  [31]. The OOB ultimate attenuation can be enhanced by increasing  $A_O$  and enlarging the N-path switches. However,  $A_O$  is limited by the  $G_m$  linearity which implies higher dynamic power to drive larger switches. Thus, the up-transformed  $R_{M,TX,o}$  provides additional freedom to balance the attenuation,  $A_O$ , and power consumption. With  $R_{M,TX,o} = 300 \Omega$ , and the ultimate OOB attenuation is ~45 dB with  $A_O = 10$  dB,  $R_{SWL} = 2 \Omega$ , and  $R_{SWR} = 4 \Omega$ .

The EBD-LNA *LC*-MN is implemented with a series capacitor  $C_M$  (1.15 pF) and a shunt inductor  $L_M$  (12.84 nH) to



Fig. 11. Simulated frequency response for EBD-LNA. (a) ANT-to-LNA $_{OUT}$  path and TX insertion loss. (b) TX-to-LNA $_{OUT}$  isolation response.



Fig. 12. Chip micrograph of the RF-FE (EBD + LNA).

achieve a resonance frequency of ~850 MHz, when considering the parasitic capacitance from both the metal lines and the LNA ( $\sim$ 1.2 pF). The RF-FE is simulated in ADS by using the extracted S-parameters of a spectre-simulated switched-LC N-path LNA and an EMX-simulated model for the hybrid transformer, inductors and interconnects. The simulated frequency responses are shown in Fig. 11, where the  $f_{RX}$  and  $f_{\text{TX}}$  are 900 and 850 MHz, respectively. For the TX path, the insertion loss is -3.3 dB [Fig. 11(a)]; in the RX path the TX attenuation is observed as >35 dB at  $\ge$ 40 MHz offset from the small-signal viewpoint. The ANT-to-LNA gain is 6.3 dB, of which the EBD insertion loss is 3.5 dB, and the LNA's gain is simulated to be 9.8 dB. In Fig. 11(b), the proposed RF-FE provides  $\sim$ 50-dB TX-to-LNA<sub>OUT</sub> isolation at  $f_{TX}$  (40-MHz offset), reduced by 9.8-dB LNA gain (referred to the LNA input) at  $f_{RX}$ .

#### VI. MEASUREMENT RESULTS

The RF-FE is fabricated in 0.18- $\mu$ m SOI CMOS. In Fig. 12, the RF-FE occupies a total chip area of 14.4 mm<sup>2</sup>, with 9.62 mm<sup>2</sup> active area. An on-chip series-parallel interface denoted CTRL programs all voltage biasing and tuned capacitor banks. Two external supplies were used for the nominal and I/O supply references (1.5 and 2.5 V, respectively). The chip is tested on printed circuit boards and measured without any RF buffers, directly sourcing or loading all SMA ports with the 50- $\Omega$  instruments. The measurement results cover both FDD and IBFD operations. Although the effect of a real antenna's impedance is not tested in this paper, this does not limit the EBD to provide TX–RX isolation with a real antenna since  $Z_{BAL}$  is a complex tunable-impedance structure [37].  $Z_{BAL}$  is designed to isolate at  $f_{RX}$  (>40 dB) and provide



Fig. 13. Measured frequency response for both the FDD and IBFD operations at the LNA's default mode. The TX input, LNA output, and ANT input/output map to ports 1, 2, and 3, respectively. (a) ANT-to-LNA path. (b) TX-to-LNA<sub>OUT</sub> isolation at both  $f_{TX}$  and  $f_{RX}$ . (c) TX insertion loss.

impedance optimization flexibility at  $f_{\text{TX}}$  (>10-dB isolation) for better loss in FDD mode, increasing the complexity of  $Z_{\text{BAL}}$  and limiting the isolation BW at  $f_{\text{RX}}$  [23], [24]. In addition, a signal generator is used to generate the TX signal; even its noise floor is much smaller than a typical power amplifier which is around -130 dBm/Hz for LTE. However, after -50-dB rejection in the EBD, the noise added to the LNA input is -180 dBm/Hz which is much smaller than the -174 dBm/Hz noise floor from 50  $\Omega$  (the same noise specification in a typical SAW-based FDD system).

The RF-FE is measured with off-chip impedance MNs at TX input (port 1) and LNA output (port 2). The antenna is referred to as port 3 in subsequent measurements. A 4.7-pF shunt capacitor is added at the TX input port, and an LC network with 13-nH series inductor and 2.4-pF shunt capacitor added at the LNA output port. In Fig. 13(a), the frequency response ( $S_{23}$  and  $S_{33}$ ) at ANT-to-LNA response is shown for FDD (band 14, band 26L, and band 8H) and IBFD operation at the default mode, in which the passband gain at  $f_{RX}$ ranges from 4.8 to 5.5 dB with a -3-dB BW of 3.8 MHz. In FDD operation, the rejection at  $f_{TX}$  varies from -31 to -30.2 dB. The IB  $S_{33} < -18$  dB is consistently measured at different bands. Fig. 13(b) shows the measured TX-to- $LNA_{OUT}$  frequency response ( $S_{21}$ ), demonstrating the isolation at both  $f_{TX}$  and  $f_{RX}$  for FDD and IBFD operations in the default mode. The isolation BW is 30 MHz at  $f_{TX}$  for >44-dB isolation (FDD operation), which is determined by



Fig. 14. Measured frequency response for both the FDD and IBFD operations at the LNA's high-rejection mode. The TX input, LNA output, and ANT input/output map to ports 1, 2, and 3, respectively. (a) ANT-to-LNA path. (b) TX-to-LNA<sub>OUT</sub> isolation at both  $f_{\text{TX}}$  and  $f_{\text{RX}}$ . (c) TX insertion loss.

the bandpass response of the N-path filter. The isolation at  $f_{\text{RX}}$  is due to the  $Z_{\text{BAL}}$  tuning of the EBD, which is >40 dB with 3.2-MHz BW (FDD and IBFD operations). Fig. 13(c) illustrates the measured co-optimized TX insertion loss ( $S_{31}$ ), which ranges from 2.9 to 3.5 dB for FDD operation and from 3.7 to 3.9 dB for IBFD operation. Further, loss optimization is not possible for reverse bands (e.g., B14), and B14 has a 30-MHz TX–RX frequency offset compared to 45 MHz for B26 and B8 in FDD operation. Deep notches disappear at around  $f_{\text{TX}}$  [Fig. 13(a)] in the default mode should be due to the reduced duty cycle of LO waveforms and the wire resistance in the N-path filter network.

In the high-rejection mode, Fig. 14(a) shows the measured  $S_{23}$  and  $S_{33}$ , where the passband gain at  $f_{\text{RX}}$  ranges from 1.1 to 1.8 dB for FDD and IBFD operations. The rejection at  $f_{\text{TX}}$  varies from -48.5 to -39.4 dB in FDD operation. The measured TX-to-LNA<sub>OUT</sub> isolation ( $S_{21}$ ), shown in Fig. 14(b), reveals an isolation of >55 and >50 dB for 10.4- and 1.5-MHz BW in FDD operation at  $f_{\text{TX}}$  and  $f_{\text{RX}}$ , respectively, and >50 dB for 1.5-MHz BW in IBFD operation at  $f_{\text{RX}}$  ( $f_{\text{TX}}$ ). Fig. 14(c) displays the measured co-optimized TX insertion loss ( $S_{31}$ ), which ranges from 2.9 to 3.6 dB for FDD operation and from 3.7 to 3.9 dB for IBFD operation in the high-rejection mode.

In Fig. 15(a), the measured OOB-IIP<sub>3</sub> is +26.7 and +35.1 dBm for the default and high-rejection modes in both FDD and IBFD operations, respectively, at ANT-to-LNA path.



Fig. 15. (a) Measured ANT-to-LNA path OOB-IIP<sub>3</sub> for both FDD and IBFD operations. (b) Measured TX-to-ANT path IIP<sub>3</sub> for both FDD and IBFD operations. (c) IB-IM<sub>3</sub> at LNA output in FDS jammer test for FDD operation.

The two test tones are located at 785 and 825 MHz, and the generated IB-IM<sub>3</sub> tone is at 865 MHz. For the OOB-IIP<sub>3</sub> measurements, a set of dielectric filter banks are added to isolate the two signal generators. Also, attenuators ( $\sim 10 \text{ dB}$ ) are used at the RF-FE input and output ports to improve port matching, while reducing the sensitivity to impedance mismatch [20]. At the TX-to-ANT path, the measured IIP<sub>3</sub> is +70 and +71 dBm as shown in Fig. 15(b) for the default and high-rejection modes, respectively, in both FDD and IBFD operations. This is improved with respect to the results obtained in [24]. Close scrutiny revealed the TX leakage remainder at the LNA input generates an IM<sub>3</sub> product that travels to the antenna, and the SAW-side tuned capacitor banks were designed to be less linear than this paper's LNA input (which rejects both tones directly at the input). Thus, it is the authors' belief that this test is the first time where the actual  $Z_{\text{BAL}}$  linearity limits are observed at the antenna port.

Fig. 15(c) shows the measured IB-IM<sub>3</sub> versus TX power in FDD operation, for both the default and high-rejection modes for FDS jammer test, where a jammer is applied to the ANT port at the full-duplex frequency spacing from the TX signal ( $2 \times f_{TX} - f_{RX}$ ) and the IM<sub>3</sub> measured at the LNA output. In Fig. 15(c), the noise floor is around -120 dBm. The measured IM<sub>3</sub> increases above the noise floor in the default mode from around -2-dBm TX power, while around +16 dBm in the high-rejection mode. The test



Fig. 16. Measurement setup for (a) blocker-caused OOB- $iB_{1dB}$  (TX port is terminated to 50  $\Omega$ ) in FDD and IBFD operations and (b) TX-caused OOB- $iTX_{1dB}$  (FDD operation) and  $iTX_{1dB}$  (IBFD operation).



Fig. 17. Measured (a) blocker-caused OOB- $iB_{1dB}$  for FDD and IBFD operations and (b) TX-caused OOB- $iTX_{1dB}$  versus  $f_{RX}$  at 40-MHz offset for ANT-to-LNA path in FDD operation. (c) Measured TX-caused gain compression (iTX<sub>1dB</sub>) in IBFD operation.

was done at 825-MHz  $f_{TX}$ , 785-MHz  $f_{JMR}$ , and 865-MHz  $f_{RX}$ , and the jammer power is -15 dBm (3GPP standard specification). To the authors' knowledge, this is the first time an integrated dual-frequency-tunable RF-FE including the LNA achieves such a high linearity (e.g., >+70-dBm TX-path IIP<sub>3</sub> and below -100-dBm IM<sub>3</sub> at +20-dBm TX power for the FDS-test) in FDD operation.

Fig. 16(a) shows the measurement setup for OOB-iB<sub>1dB</sub>, with the TX port terminated with 50  $\Omega$  to avoid reflection. The blocker is applied to the ANT port and located at 40 MHz offset from  $f_{\text{RX}}$  and in Fig. 17(a) the measured OOB-iB<sub>1dB</sub> in FDD and IBFD operations varies from +9.1 to +10.8 dBm for the default mode and from +11.2 to +12 dBm for the high-rejection mode. The measurement setup for input-referred



Fig. 18. Measured (a) NF and (b) blocker NF (blocker at 40-MHz offset) at ANT-to-LNA path for both the default and high-rejection modes in FDD and IBFD operations. The NF and blocker NF is measured with TX port terminated to 50  $\Omega$ .

OOB-TX-caused -1-dB RX gain compression, OOB-iTX<sub>1dB</sub>, is also shown in Fig. 16(b). The measured OOB-iTX<sub>1dB</sub> [Fig. 17(b)] varies from +13.4 to +19 dBm for the default mode and from +17.8 to +23.1 dBm for the high-rejection mode in FDD operation. Both OOB-iB<sub>1dB</sub> and OOB-iTX<sub>1dB</sub> are dominated by the LNA. The variation ( $\sim 5 \text{ dB}$ ) across  $f_{RX}$ is due to the varied isolation profile versus frequency provided by EBD. Based on the measurement setup in Fig. 16(b) with equal  $f_{RX}$  and  $f_{TX}$  in IBFD operation, the measured iTX<sub>1dB</sub> reaches as high as +32.5 dBm at 850 MHz, as shown in Fig. 17(c), indicating the RF-FE has a very high in-band power-handling. When two in-band TX signals (+10 dBm) are injected to TX port, the estimated IM<sub>3</sub> (from the EBD's isolation and the LNA's linearity) at the LNA's output is -96.2(-121.7) dBm at the default (high-rejection) mode for IBFD operation, which is dominated by the LNA in-band IIP<sub>3</sub> that is +3.4 (+4.6) dBm at the default (high rejection) mode.

Fig. 18(a) shows the measured NF (with the TX port terminated with 50  $\Omega$ ) for FDD and IBFD operations, which ranges between 8.7 and 9.2 dB from 0.7 to 1 GHz for the default mode and 10.6 to 11.7 dB for the high-rejection mode. To ease the integration of the EBD and LNA, inter-stage power matching is employed, instead of noise matching [21], which could improve the RX-path cascaded NF. When compared to the stand-alone LNA measurement, the measured NF increases by  $\sim$ 4 and  $\sim$ 5 dB for the default and high-rejection modes, respectively. For the blocker-NF measurement, a dielectric filter is used to suppress the noise power at 865 MHz of the signal generator which provides the blocker. The NF increase due to blocker is mainly due to the reciprocal mixing between blocker and LO phase noise [38] and blocker-caused compression. In Fig. 18(b), the measured blocker NF is 12.3 dB (default mode) and 15 dB (high-rejection mode) at a +7 dBm CW blocker at 40-MHz offset (from an 865-MHz  $f_{LO}$ ). This is compliant with the 3GPP limit of 15 dB, while the specified



Fig. 19. (a) Measured LO leakage at antenna port versus frequency. (b) Measured center-frequency shifting versus frequency in ANT-to-LNA path.

maximum blocker power is only -15 dBm for LTE. However, in order not to impact the noise floor at the LNA's output, the LO phase noise should be improved to -170 dBc/Hz, given a  $\sim$ +5-dBm TX power appearing at the LNA input. The LO leakage is measured at the antenna port of the RF-FE for FDD and IBFD operations and shown in Fig. 19(a), ranging from -41.8 to -37.2 dBm, where the increase compared to LNA-only case [26] is estimated to be caused by the hybrid transformer and on-chip MN's impedance translational effect. The LO power leakage can be reduced in differential architecture [27]. In addition, the center-frequency shifting due to input capacitance of N-path network [39], [40] is measured versus LO frequency for FDD and IBFD operations, which is shown in Fig. 19(b), ranging from 0.24 to 0.62 MHz, which is better than the LNA-only case at < 850 MHz since  $L_M$  of the MN (Fig. 10) resonates with the input parasitic capacitance of the LNA. The passband center-frequency shifting can be addressed by post-emphasis digital equalization [41].

Table I presents the performance summary of our RF-FE and compares it with the state-of-the-art works with the RX [3], [8], [12] and the LNA [21], [24]. This paper features a highly integrated RF-FE for FDD and IBFD operations, mean-while achieving comparable performances when benchmarked with the state-of-the-art works. When compared to [24], even if the RX-path cascaded NF is worse, it saves  $4.4 \times$  of area by omitting the SAW filters. On the other hand, compared to [3], [8], [12], and [21], this paper achieves better large-signal performance and higher TX–RX isolation.

Future work must address the limited EBD cancellation BW and reduction of the RX-path cascaded NF, which is 3GPP compliant but not very competitive, and handle the standard-FDD TX power level (+24 dBm). To cover wide-BW LTE channels, a more complex  $Z_{BAL}$  for EBD [25] could help to track impedance variations of the antenna across frequency to increase the cancellation BW, and the N-path LNA plus

|            |                                                                     | This Work                                               |                                                | TMTT'17 [24]                                   | ISSCC'16 [8]                                  | TMTT'16 [21]              | JSSC'17 [3]                        | JSSC'15 [12]                     |
|------------|---------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------|------------------------------------------------|-----------------------------------------------|---------------------------|------------------------------------|----------------------------------|
| FDD & IBFD | Architecture                                                        | Single-ended EBD +<br>GB switched- <i>LC</i> N-path LNA |                                                | Single-ended EBD +<br>tunable SAW-filter + LNA | Circulator-FE + RX chain<br>with BB TX-cancel | Single-ended<br>EBD + LNA | Distributed TX +<br>mixer-first RX | Mixer-first RX +<br>VM downmixer |
|            | FDD/IBFD capable                                                    | FDD & IBFD                                              |                                                | FDD & IBFD                                     | IBFD (& TDD)                                  | FDD & IBFD                | FDD & IBFD                         | FDD & IBFD                       |
|            | RF range (GHz)                                                      | 0.7 to 1.0                                              |                                                | 0.7 to 1.0                                     | 0.6 to 0.8                                    | 1.6 to 2.2                | 0.3 to 1.5                         | 01.5 to 3.5                      |
|            | Area (mm²)                                                          | 14.4 (9.62 active)                                      |                                                | 64 (6.62 EBD+LNA)                              | 1.4                                           | 0.35                      | 7.2*                               | 2                                |
|            | Technology (CMOS)                                                   | 0.18µm SOI                                              |                                                | 0.18µm SOI & SAW                               | 65nm                                          | 0.18µm                    | 65nm                               | 65nm                             |
|            |                                                                     | Default                                                 | High-rejection                                 |                                                |                                               |                           |                                    |                                  |
|            | Power (mW)                                                          | 62.5                                                    | 57.3                                           | 12                                             | 159                                           | 10.5                      | 300 <sup>E</sup>                   | 23 to 56                         |
|            | Supported Z <sub>ANT</sub> (VSWR)                                   | <2.3:1 <sup>E</sup>                                     | <2.3:1 <sup>E</sup>                            | <2.3:1                                         | N/R                                           | <1.3:1                    | 3:1                                | N/A                              |
|            | RX gain (dB)                                                        | 4.8 to 5.5                                              | 1.1 to 1.8                                     | 7.5 to 8.8                                     | 42 incl. BB                                   | 5 (sim.)                  | 24 to 32 incl. BB                  | 24 incl. BB                      |
|            | In-band RX-path IIP <sub>3</sub> (dBm)                              | +6.4                                                    | +7.6                                           | -3                                             | -33 @ 42dB gain                               | +6.2                      | N/R                                | +9/+19                           |
|            | OOB RX-path IIP <sub>3</sub> (dBm)                                  | +26.7                                                   | +35.1                                          | +42                                            | +19                                           | +5.9                      | N/R                                | +22                              |
|            | OOB-iB <sub>1dB</sub> (dBm)                                         | +9 to +10.8                                             | +11.2 to +12                                   | +4 to +11                                      | N/R                                           | N/R                       | -2.2                               | N/R                              |
|            | RX cascaded NF (dB)                                                 | 8.7 to 9.2                                              | 10.6 to 11.7                                   | 7.6 to 8.9                                     | 11.5 (IBFD)                                   | 6.3 to 6.8                | 7                                  | 10.3 to 12.3                     |
|            | Blocker (dBm) @ 15-dB NF                                            | +8.2                                                    | +7                                             | N/R                                            | N/R                                           | N/R                       | N/R                                | N/R                              |
| FDD        | TX-RX isolation (dB)                                                | >44(f <sub>TX</sub> ) & >40(f <sub>RX</sub> )           | >55(f <sub>TX</sub> ) & >50(f <sub>RX</sub> )  | 50                                             | 20 (40 incl. BB)                              | >50                       | >23                                | >27                              |
|            | Isolation BW (MHz)                                                  | 30(f <sub>TX</sub> ) & 3.2(f <sub>RX</sub> )            | 10.4(f <sub>TX</sub> ) & 1.5(f <sub>RX</sub> ) | >2                                             | 10 <sup>E</sup> (13.5 <sup>E</sup> incl. BB)  | 100 <sup>E</sup>          | N/R                                | 16.25                            |
|            | TX insertion loss (dB)                                              | 2.9 to 3.5                                              | 2.9 to 3.6                                     | 2.6 to 3.4                                     | 1.7                                           | 2.8 to 3.4                | 0                                  | N/A                              |
|            | $FDS-IM_3 (dBm) @ P_{TX} (dBm)$                                     | -70 @ +20                                               | -102 @ +20                                     | -76 @ 20                                       | N/R                                           | N/R                       | N/R                                | N/A                              |
|            | OOB-iTX <sub>1dB</sub> (dBm)                                        | +19                                                     | +23.1                                          | +25 (+27.5: +10mA)                             | -4                                            | N/R                       | +13                                | N/A                              |
| IBFD       | TX-RX isolation (dB)                                                | >40                                                     | >50                                            | 50                                             | 20 (40 incl. BB)                              | >50                       | >23                                | >27                              |
|            | Isolation BW (MHz)                                                  | 3.2                                                     | 1.5                                            | >2                                             | 10 <sup>E</sup> (13.5 <sup>E</sup> incl. BB)  | 100 <sup>E</sup>          | N/R                                | 16.25                            |
|            | TX insertion loss (dB)                                              | 3.7 to 3.9                                              | 3.7 to 3.9                                     | 2.6 to 3.4                                     | 1.7                                           | 2.8 to 3.4                | 0                                  | N/A                              |
|            | Max. P <sub>TX</sub> @ ANT (dBm)                                    | +29.2                                                   | +29.2                                          | +27                                            | -5.7 <sup>E</sup>                             | +19.2                     | +19                                | N/A                              |
|            | iTX <sub>1dB</sub> (dBm)                                            | +32.5                                                   | +32.5                                          | 30.4                                           | -4 <sup>E</sup>                               | +22.6                     | +19                                | N/A                              |
|            | IM <sub>2</sub> [RX <sub>ourl</sub> ] (dBm) @ P <sub>rv</sub> (dBm) | -96 2 <sup>E</sup> @ +10                                | -121 7E @ +10                                  | N/R                                            | -87 <sup>E</sup> @ -20                        | N/R                       | N/R                                | -68 <sup>E</sup> @ -16 4         |

TABLE I Comparison With the State of the Art

N/R: Not Reported, N/A: Not Applicable, E: Estimated, \*: Incl. PA.

filtering-by-aliasing techniques [42] should be further developed to provide both wide in-band BW and sharp rejection at near-by TX leakage. These techniques will incur chip area and power consumption penalties, whereas this paper intended to focus on the conceptual demonstration of the EBD plus N-path LNA operation. In the LNA, the reduction of frequency-translational harmonic response and LO leakage must be analyzed and considered. The harmonic-folding response seriously desensitizes the LNA: when harmonic blockers are present, the N-path structure converts them down to  $f_{\rm LO}$  at the output. The most severe harmonic-folding term happens on  $3 \times f_{LO}$ , which is only rejected ~23 dB for blockers near  $3 \times f_{LO}$ . To address this, a bandpass filter can be added at the input of the LNA to help improve harmonicfolding issue [43], while sacrificing the gain and NF. Another feasible method is to use the eight-path network, since the nearest folding term happens from  $7 \times f_{LO}$ . However, this comes at the cost of harmonic selectivity and power consumption since more switches must be driven by the LOGEN [27]. The harmonic-folding effect of the LNA is also affected by the antenna-impedance variation, since the OOB impedance of duplexer is not constant. Thus, the overall response of RF-FE is not a simple cascaded response and its dependence needs further study.

## VII. CONCLUSION

This paper proposes a tunable RF-FE for both IBFD and FDD-LTE, for all 3GPP bands in the 0.7 to 1 GHz range, in the

0.18- $\mu$ m SOI CMOS technology. It achieves high signalhandling capability and high TX-to-LNA isolation at both  $f_{\text{TX}}$  and  $f_{\text{RX}}$ .

The LNA [26] features a switched-*LC* N-path feedforward network with gain boosting, and optimum biasing to handle the high-power TX leakage at a small frequency offset, and achieves high linearity (+26.2 dBm OOB-IIP<sub>3</sub> and +8-dBm OOB-iB<sub>1dB</sub> in the stand-alone LNA measurement). Power reduction techniques in the LOGEN and transconductor lower the power consumption, especially given the 0.18- $\mu$ m technology node (48.4 to 62.5 mW). Finally, it achieves state-ofthe-art blocker NF at high blocker levels.

The tunable RF-FE combining the EBD and LNA achieves dual-frequency isolation. For the first time, such a system including the LNA achieves <-100 dBm of IM<sub>3</sub> at +20 dBm of TX power for the FDS jammer test in FDD operation. Similarly, a TX-path IIP3 of +70 dBm is demonstrated (at this level of integration) for the first time. Finally, the RF-FE can handle up to +32.5-dBm IB TX power for IBFD operation, paving the way to FDD-comparable link budgets—an order of magnitude beyond the state of the art, all while also being backward compatible with FDD, although the limited TX–RX isolation BW and reduction of cascaded NF in RX path should be further developed to fit practical RF-FEs.

#### ACKNOWLEDGMENT

This work was performed as part of IMEC'S 5G Wireless Research Program. The authors would like to thank S. Hitomi from Murata Manufacturing, Inc., and H. Suys and L. Pauwels from IMEC, Leuven, Belgium, for their support.

#### References

- [1] S. Ramakrishnan, L. Calderin, A. Niknejad, and B. Nikolić, "An FD/FDD transceiver with RX band thermal, quantization, and phase noise rejection and >64 dB TX signal cancellation," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2017, pp. 352–355.
- [2] L. Calderin, S. Ramakrishnan, A. Puglielli, E. Alon, B. Nikolić, and A. M. Niknejad, "Analysis and design of integrated active cancellation transceiver for frequency division duplex systems," *IEEE J. Solid-State Circuits*, vol. 52, no. 8, pp. 2038–2054, Aug. 2017.
- [3] H. Yüksel *et al.*, "A wideband fully integrated software-defined transceiver for FDD and TDD operation," *IEEE J. Solid-State Circuits*, vol. 52, no. 5, pp. 1274–1285, May 2017.
- [4] V. Aparin, G. J. Ballantyne, C. J. Persico, and A. Cicalini, "An integrated LMS adaptive filter of TX leakage for CDMA receiver front ends," *IEEE J. Solid-State Circuits*, vol. 41, no. 5, pp. 1171–1182, May 2006.
- [5] J. Zhou, A. Chakrabarti, P. R. Kinget, and H. Krishnaswamy, "Lownoise active cancellation of transmitter leakage and transmitter noise in broadband wireless receivers for FDD/Co-existence," *IEEE J. Solid-State Circuits*, vol. 49, no. 12, pp. 3046–3062, Dec. 2014.
- [6] A. Sabharwal, P. Schniter, D. Guo, D. W. Bliss, S. Rangarajan, and R. Wichman, "In-band full-duplex wireless: Challenges and opportunities," *IEEE J. Sel. Areas Commun.*, vol. 32, no. 9, pp. 1637–1652, Sep. 2014.
- [7] T. Vermeulen, B. van Liempd, B. Hershberg, and S. Pollin, "Real-time RF self-interference cancellation for in-band full duplex," in *Proc. IEEE Int. Symp. Dyn. Spectr. Access Netw. (DySPAN)*, Stockholm, Sweden, Sep. 2015, pp. 275–276.
- [8] J. Zhou, N. Reiskarimian, and H. Krishnaswamy, "Receiver with integrated magnetic-free N-path-filter-based non-reciprocal circulator and baseband self-interference cancellation for full-duplex wireless," in *IEEE ISSCC Dig. Tech. Papers*, Jan. 2016, pp. 178–180.
- [9] T. Zhang, A. Najafi, C. Su, and J. C. Rudell, "A 1.7-to-2.2 GHz fullduplex transceiver system with > 50 dB self-interference cancellation over 42 MHz bandwidth," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2017, pp. 314–315.
- [10] D. Yang, H. Yüksel, and A. Molnar, "A wideband highly integrated and widely tunable transceiver for in-band full-duplex communication," *IEEE J. Solid-State Circuits*, vol. 50, no. 5, pp. 1189–1202, May 2015.
- [11] N. Reiskarimian, M. B. Dastjerdi, J. Zhou, and H. Krishnaswamy, "Highly-linear integrated magnetic-free circulator-receiver for fullduplex wireless," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2017, pp. 316–317.
- [12] D.-J. van den Broek, E. A. M. Klumperink, and B. Nauta, "An in-band full-duplex radio receiver with a passive vector modulator downmixer for self-interference cancellation," *IEEE J. Solid-State Circuits*, vol. 50, no. 12, pp. 3003–3014, Dec. 2015.
- [13] B. Debaillie *et al.*, "In-band full-duplex transceiver technology for 5G mobile networks," in *Proc. IEEE Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2015, pp. 84–87.
- [14] L. Laughlin, M. A. Beach, K. A. Morris, and J. L. Haine, "Electrical balance duplexing for small form factor realization of in-band full duplex," *IEEE Commun. Mag.*, vol. 53, no. 5, pp. 102–110, May 2015.
- [15] B. van Liempd, B. Hershberg, B. Debaillie, P. Wambacq, and J. Craninckx, "An electrical-balance duplexer for in-band full-duplex with <-85 dBm in-band distortion at +10 dBm TX-power," in *Proc. IEEE Eur. Solid State Circuits Conf. (ESSCIRC)*, Sep. 2015, pp. 176–179.
- [16] J. Zhou, T.-H. Chuang, T. Dinc, and H. Krishnaswamy, "Integrated wideband self-interference cancellation in the RF domain for FDD and full-duplex wireless," *IEEE J. Solid-State Circuits*, vol. 50, no. 12, pp. 3015–3031, Dec. 2015.
- [17] M. Mikhemar, H. Darabi, and A. Abidi, "A tunable integrated duplexer with 50 dB isolation in 40 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2009, pp. 386–387.
- [18] S. H. Abdelhalem, P. S. Gudem, and L. E. Larson, "Tunable CMOS integrated duplexer with antenna impedance tracking and high isolation in the transmit and receive bands," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 9, pp. 2092–2104, Sep. 2014.
- [19] M. Ramella, I. Fabiano, D. Manstretta, and R. Castello, "A 1.7–2.1 GHz +23 dBm TX power compatible blocker tolerant FDD receiver with integrated duplexer in 28 nm CMOS," in *Proc. IEEE Asian Solid-State Circuits Conf. (A-SSCC)*, Nov. 2015, pp. 1–4.

- [20] B. van Liempd et al., "A +70-dBm IIP3 electrical-balance duplexer for highly integrated tunable front-ends," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 12, pp. 4274–4286, Dec. 2016.
- [21] M. Elkholy, M. Mikhemar, H. Darabi, and K. Entesari, "Low-loss integrated passive CMOS electrical balance duplexers with singleended LNA," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 5, pp. 1544–1559, May 2016.
- [22] H. Darabi, A. Mirzaei, and M. Mikhemar, "Highly integrated and tunable RF front ends for reconfigurable multiband transceivers: A tutorial," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 58, no. 9, pp. 2038–2050, Sep. 2011.
- [23] B. van Liempd et al., "A 0.7–1 GHz tunable RF front-end module for FDD and in-band full-duplex using SOI CMOS and SAW resonators," in *IEEE MTT-S Int. Microw. Sympo. Dig.*, Jun. 2017, pp. 1770–1773.
- [24] B. van Liempd, A. Visweswaran, S. Hitomi, A. Saneaki, P. Wambacq, and J. Craninckx, "Adaptive RF front-ends using electrical-balance duplexers and tuned SAW resonators," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 11, pp. 4621–4628, Nov. 2017.
- [25] B. Hershberg, B. van Liempd, X. Zhang, P. Wambacq, and J. Craninckx, "A dual-frequency 0.7-to-1GHz balance network for electrical balance duplexers," in *IEEE ISSCC Dig. Tech. Papers*, Jan. 2016, pp. 356–357.
- [26] G. Qi, B. van Liempd, P.-I. Mak, R. P. Martins, and J. Craninckx, "A 0.7 to 1 GHz switched-LC N-Path LNA resilient to FDD-LTE selfinterference at =40 MHz offset," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, Jun. 2017, pp. 276–279.
- [27] A. Ghaffari, E. A. M. Klumperink, M. C. M. Soer, and B. Nauta, "Tunable high-Q N-path band-pass filters: Modeling and verification," *IEEE J. Solid-State Circuits*, vol. 46, no. 5, pp. 998–1010, May 2011.
- [28] M. N. Hasan, Q. J. Gu, and X. Liu, "Tunable blocker-tolerant on-chip radio-frequency front-end filter with dual adaptive transmission zeros for software-defined radio applications," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 12, pp. 4419–4433, Dec. 2016.
- [29] Z. Lin, P.-I. Mak, and R. P. Martins, "A 0.5 V 1.15 mW 0.2 mm<sup>2</sup> sub-GHz ZigBee receiver supporting 433/860/915/960 MHz ISM bands with zero external components," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2014, pp. 164–165.
- [30] Z. Lin, P.-I. Mak, and R. P. Martins, "Analysis and modeling of a gainboosted N-path switched-capacitor bandpass filter," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 61, no. 9, pp. 2560–2568, Sep. 2014.
- [31] J. W. Park and B. Razavi, "Channel selection at RF using miller bandpass filters," *IEEE J. Solid-State Circuits*, vol. 49, no. 12, pp. 3063–3078, Dec. 2014.
- [32] C.-K. Luo, P. S. Gudem, and J. F. Buckwalter, "A 0.4–6-GHz 17-dBm B1dB 36-dBm IIP3 channel-selecting low-noise amplifier for SAW-less 3G/4G FDD diversity receivers," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 4, pp. 1110–1121, Apr. 2016.
- [33] J. Zhu, H. Krishnaswamy, and P. R. Kinget, "Field-programmable LNAs with interferer-reflecting loop for input linearity enhancement," *IEEE J. Solid-State Circuits*, vol. 50, no. 2, pp. 556–572, Feb. 2015.
- [34] B. van Liempd et al., "A 0.9 V 0.4–6 GHz harmonic recombination SDR receiver in 28 nm CMOS with HR3/HR5 and IIP2 calibration," *IEEE J. Solid-State Circuits*, vol. 49, no. 8, pp. 1815–1826, Aug. 2014.
- [35] N. Reiskarimian and H. Krishnaswamy, "Design of all-passive higherorder CMOS N-path filters," in *Proc. IEEE Radio Freq. Integr. Circuits Symp. (RFIC)*, May 2015, pp. 83–85.
- [36] X. He and J. van Sinderen, "A low-power, low-EVM, SAW-less WCDMA transmitter using direct quadrature voltage modulation," *IEEE J. Solid-State Circuits*, vol. 44, no. 12, pp. 3448–3458, Dec. 2009.
- [37] B. van Liempd, J. Craninckx, R. Singh, P. Reynaert, S. Malotaux, and J. R. Long, "A dual-notch +27 dBm Tx-power electrical-balance duplexer," in *Proc. IEEE Eur.Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2014, pp. 463–466.
- [38] A. Mirzaei and H. Darabi, "Analysis of imperfections on performance of 4-phase passive-mixer-based high-Q bandpass filters in SAW-less receivers," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 58, no. 5, pp. 879–892, May 2011.
- [39] C. Andrews and A. C. Molnar, "A passive mixer-first receiver with digitally controlled and widely tunable RF interface," *IEEE J. Solid-State Circuits*, vol. 45, no. 12, pp. 2696–2708, Dec. 2010.
- [40] G. Qi, P.-I. Mak, and R. P. Martins, "A 0.038-mm<sup>2</sup> SAW-less multiband transceiver using an N-path SC gain loop," *IEEE J. Solid-State Circuits*, vol. 52, no. 8, pp. 2055–2070, Aug. 2017.
- [41] M. Tohidian, I. Madadi, and R. B. Staszewski, "Analysis and design of a high-order discrete-time passive IIR low-pass filter," *IEEE J. Solid-State Circuits*, vol. 49, no. 11, pp. 2575–2587, Nov. 2014.

- [42] S. Hameed and S. Pamarti, "A time-interleaved filtering-by-aliasing receiver front-end with > 70 dB suppression at < 4x bandwidth frequency offset," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2017, pp. 418–420.
- [43] L. Duipmans, R. E. Struiksma, E. A. M. Klumperink, B. Nauta, and F. E. van Vliet, "Analysis of the signal transfer and folding in N-path filters with a series inductance," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 62, no. 1, pp. 263–272, Jan. 2015.



**Gengzhen Qi** (S'13) received the B.S. and M.S. degrees in electrical and electronics engineering and the Ph.D. degree from the University of Macau (UM), Macao, China, in 2011, 2013, and 2017, respectively.

In 2016, he joined IMEC, Leuven, Belgium, where he was involved in RF tunable front-end module design in the CMOS SOI technology. He is currently with the Faculty of Science and Technology (ECE), State-Key Laboratory of Analog and Mixed-Signal VLSI, UM. His current research interests include

wideband-tunable CMOS RF transmitters, receivers, power amplifiers, and front-end techniques.



**Barend van Liempd** (S'08–M'11) received the B.S. and M.S. degrees in electrical engineering from Technische Universiteit Eindhoven, Eindhoven, The Netherlands, in 2009 and 2011, respectively, and the Ph.D. degree from Vrije Universiteit Brussel, Brussel, Belgium, in 2017.

From 2011 to 2014, he was a Research and Development Engineer with IMEC, Leuven, Belgium, where he was involved in multistandard radios. From 2014 to 2017, he was a Ph.D. Researcher with IMEC and Vrije Universiteit Brussel, where he was

involved in tunable highly integrated front-end modules. Since 2017, he has been a Senior Researcher with IMEC. He has authored or co-authored over 20 papers in international journals and conferences. He holds one U.S. patent and is an Inventor of several international patent applications. His current research interests include analog, mixed signal, and RF circuits.

Dr. van Liempd was a recipient of the 2015 NXP Prize at the European Microwave IC Conference.



**Pui-In Mak** (S'00–M'08–SM'11) received the Ph.D. degree from the University of Macau (UM), Macau, China, in 2006.

He is currently a Full Professor at the UM Faculty of Science and Technology–Electrical and Computer Engineering, and the Associate Director (Research) of the UM State Key Laboratory of Analog and Mixed-Signal Very-Large-Scale Integration. His current research interests include analog and radiofrequency (RF) circuits and systems for wireless and multidisciplinary innovations.

Prof. Mak is/was the Technical Program Committee (TPC) Vice Co-Chair of the Asia and South Pacific Design Automation Conference (DAC) in 2016. a TPC Member of the Asian Solid-State Circuits Conference (ASSCC) from 2013 to 2016, the European Solid-State Circuits Conference from 2016 to 2017, and the ISSCC in 2016. He is/was Distinguished Lecturer of the IEEE Circuits and Systems Society from 2014 to 2015 and the IEEE Solid-State Circuits Society from 2017 to 2018. He (co)-received the DAC/ISSCC Student Paper Award in 2005, the CASS Outstanding Young Author Award in 2010, the National Scientific and Technological Progress Award in 2011, the Best Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II from 2012 to 2013, the A-SSCC Distinguished Design Award in 2015, and the ISSCC Silkroad Award in 2016. In 2005, he was honored with the Honorary Title of Value for scientific merits by the Macau Government. He is an Editorial Board Member of the IEEE Press from 2014 to 2016, a member of Board-of-Governors of the IEEE Circuits and Systems Society from 2009 to 2011, a Senior Editor of the IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS from 2014 to 2015, a Guest Editor of the IEEE RF INTEGRATED CIRCUITS VIRTUAL JOURNAL 2014, the IEEE SENSORS JOURNAL in 2018, and the IEEE JOURNAL OF SOLID-STATE CIRCUITS in 2018, an Associate Editor of the IEEE SOLID-STATE CIRCUITS LETTERS 2017, the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I from 2010 to 2011 and from 2014 to 2015, and the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II from 2010 to 2013.



**Rui P. Martins** (M'88–SM'99–F'08) born in 1957. He received the bachelor's, master's, and Ph.D. degrees, and the Habilitation degree for full professor in electrical engineering and computers from the Department of Electrical and Computer Engineering, Instituto Superior Técnico (IST), TU of Lisbon, Ison, Portugal, in 1980, 1985, 1992, and 2001, respectively.

He has been with the Department of Electrical and Computer Engineering, IST, since 1980. He is currently with the Department of Electrical and

Computer Engineering, Faculty of Science and Technology (FST), University of Macau (UM), Macao, China, where he has been a Full Professor since 1998. He was the Dean of the Faculty with FST from 1994 to 1997, where he has been a Vice Rector since 1997. He was with UM Charter, Macao. From 2008 to 2013, after the reform of the UM Charter, he was nominated after open international recruitment as a Vice Rector (Research). Within the scope of his teaching and research activities, he has taught 21 bachelor and master courses and has supervised (or co-supervised) 26 theses, Ph.D. (11), and masters (15). He has authored 12 books, co-authored (5), and co-edited (7), plus five book chapters; 266 refereed papers, in scientific journals (60) and in conference proceedings (206); as well as other 70 academic works, in a total of 348 publications. He has also co-authored seven U.S. patents. He has created the Analog and Mixed-Signal VLSI Research Laboratory of UM: http://www. fst.umac.mo/en/lab/ans\_vlsi/website/index.html, elevated in 2011 to the State Key Lab of China (the first in Engineering in Macao), being its Founding Director.

Prof. Martins is a member of the IEEE Circuits and Systems Society (CASS) Fellow Evaluation Committee (Class of 2013). He was a recipient of two government decorations: the Medal of Professional Merit from Macao Government (Portuguese Administration) in 1999 and the Honorary Title of Value from Macao SAR Government (Chinese Administration) in 2001. He was the Founding Chairman of the IEEE Macau Section from 2003 to 2005 and the IEEE Macau Joint-Chapter on Circuits and Systems (CAS)/Communications from 2005 to 2008 (2009 World Chapter of the Year of the CASS). He was the General Chair of the 2008 IEEE Asia-Pacific Conference on Circuits and Systems-APCCAS'2008 and was the Vice President for the Region 10 (Asia, Australia, and the Pacific) of the IEEE CASS, from 2009 to 2011. He is currently the Vice-President (World) Regional Activities and Membership of the IEEE CAS Society from 2012 to 2013. He has been an Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS from 2010 to 2013. In 2010, he was elected, unanimously, a Corresponding Member of the Portuguese Academy of Sciences, Lisbon, Belgium, being the only Portuguese Academician living in Asia.



Jan Craninckx (S'92–M'98–SM'07–F'14) received the M.S. and Ph.D. degrees (*summa cum laude*) in microelectronics from the ESAT–MICAS laboratories, Katholieke Universiteit Leuven, Leuven, Belgium, in 1992 and 1997, respectively. His Ph.D. dissertation concerned the design of low-phase noise CMOS-integrated voltage-controlled oscillators and phase-locked loops for frequency synthesis.

From 1997 to 2002, he was a Senior RF Engineer with Alcatel Microelectronics (later part of STMicroelectronics), where he was involved in the

integration of RF transceivers for GSM, DECT, Bluetooth, and WLANs. In 2002, he joined IMEC, Leuven, as a Principal Scientist, responsible for RF, analog, and mixed-signal circuit design, where he is currently a Distinguished Member of Technical Staff. He has authored or co-authored over 200 papers, book chapters, and patents. His current research interests include the design of RF transceiver front ends in nanoscale CMOS, covering all aspects of RF, analog, and data converter design.

Dr. Craninckx has been a member of the Technical Program Committee for the ESSCIRC since 2006 and the ISSCC since 2016. He was a member of the Technical Program Committee for the ISSCC from 2005 to 2011. He was the Chair of the SSCS Benelux Chapter from 2006 to 2011 and a SSCS Distinguished Lecturer from 2012 to 2013. He was an Associate Editor from 2009 to 2016, and currently serves as an Editor-in-Chief of the IEEE JOURNAL OF SOLID-STATE CIRCUITS.