# Letters

## Subtraction-Mode Switched-Capacitor Converters With Parasitic Loss Reduction

Junmin Jiang<sup>®</sup>, *Member, IEEE*, Xun Liu<sup>®</sup>, *Member, IEEE*, Cheng Huang, *Member, IEEE*, Wing-Hung Ki, *Member, IEEE*, Philip K. T. Mok<sup>®</sup>, *Fellow, IEEE*, and Yan Lu<sup>®</sup>, *Senior Member, IEEE* 

Abstract—In this letter, subtraction-mode switched-capacitor (SC) converters are proposed and analyzed. When compared to a conventional summation-mode SC converter, some of the flying capacitors of the subtraction-mode SC converters have reduced voltage swings, and hence the switching loss of the corresponding positive- and negative-plate parasitic capacitors is reduced, and efficiency is enhanced. The proposed subtraction-mode topologies use the same number of flying capacitors and switches as the summation-mode topologies, and they are reconfigured without using any auxiliary circuits, so there are no tradeoffs in terms of power density, cost, voltage conversion ratio (VCR), or equivalent output resistance. A test chip with VCRs of  $1/3 \times$ ,  $2/3 \times$ ,  $3/4 \times$ , and  $4/5 \times$  was fabricated in a 65-nm CMOS process. Efficiency improvement of more than 10% was achieved when compared to summation-mode designs.

### I. INTRODUCTION

**F** ULLY integrated switched-capacitor (SC) converters are gaining demands in emerging applications such as lowpower Internet-of-Things and system-on-chips. For low-power applications, capacitors are readily integrated on-chip, such that system form factor and cost are reduced. For fully integrated SC converters, power density, and efficiency are the important considerations, because they have direct impact on the standby time and the silicon area. A standard CMOS process has low on-chip capacitance density, and very high switching frequency (tens to hundreds of MHz) is used to reduce the output impedance and increase the power density, and results in high switching and parasitic loss, and degrades efficiency significantly.

Metal-oxide-semiconductor (MOS) capacitors are usually used in fully integrated SC converters, as they have the highest

Manuscript received July 6, 2019; accepted August 3, 2019. Date of publication August 5, 2019; date of current version November 12, 2019. This work was supported by the Research Grants Council of the Theme-Based Research Scheme of Hong Kong under Project T23-612/12-R. (*Corresponding author: Junmin Jiang.*)

J. Jiang, X. Liu, W.-H. Ki, and P. K. T. Mok are with the Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology, Hong Kong, China (e-mail: jjiangah@connect.ust.hk; xliuam@ connect.ust.hk; eeki@ust.hk; eemok@ust.hk).

C. Huang is with the ECpE Department, Iowa State University, Ames, IA 50011 USA (e-mail: chengh@iastate.edu).

Y. Lu is with the State Key Laboratory of Analog Mixed Signal and VLSI, Institute of Microelectronics, and also with FST-ECE, University of Macau, Macao, China (e-mail: yanlu@umac.mo).

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TPEL.2019.2933623



Fig. 1. Top- and bottom-plate parasitic capacitors of on-chip MOS capacitors.

capacitance density among all on-chip capacitors, but they also have the largest parasitic capacitors. Fig. 1 shows two commonly used MOS capacitors: the NCAP and the PMOS capacitors. For the NCAP, the top-plate is the gate and the bottom-plate is the source/drain, and the main capacitor is  $C_q$ . The junction from P-substrate to N-well should be reverse-biased, forming the parasitic capacitor  $C_W$  across the junction  $J_W$ . P-substrate is connected to ground, and  $C_W$  will be charged and discharged as  $C_q$  switches and introduces parasitic loss. Similarly, for the PMOS capacitor, there are parasitic capacitors  $C_P$  and  $C_W$ across the diodes from drain/source to the N-well and the N-well to the P-substrate. These parasitic capacitors ( $C_P$  and  $C_W$ ) are around 3%-5% of the gate capacitance. Junction capacitors are determined by doping concentrations of P-substrate and N-well, and stay relatively constant across different technology nodes. Hence, parasitic loss is quite significant as the operating frequency increases.

Special techniques in achieving high capacitance density were reported, such as deep-trench capacitors [1], ferroelectric capacitors [2], and high-density MIM capacitors, but additional and costly processing steps are needed. An alternative method to reduce parasitic loss could be clever circuit design.

In CMOS process, the parasitic capacitance is voltage dependent on the body bias voltage. In [3] and [4], the N-wells of the MOS capacitors are left floating with a high impedance to ground or supply voltage, and the two parasitic capacitors are connected in series with respect to the substrate. If the N-wells are reverse-biased, then increasing the bias voltage reduces the

0885-8993 © 2019 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 2. Operating principle of (a) summation modes and (b) subtraction modes.

junction capacitance, and the high bias voltage can be generated from an on-chip doubler [5] or an external voltage supply [6]. All the above methods require auxiliary power supplies and extra circuitry, which introduce extra cost. Besides, when the voltage conversion ratio (VCR) is small, the flying capacitors have larger voltage swings, and so do the corresponding parasitic capacitors, thus still incurring larger parasitic loss.

In this letter, we propose subtraction-mode SC converters that use the same number of flying capacitors and switches to achieve the same VCRs and output resistances, with flying capacitors having smaller voltage swings that result in lower parasitic loss. A test chip with both summation mode and subtraction mode in four commonly used VCRs:  $1/3 \times$ ,  $2/3 \times$ ,  $3/4 \times$ , and  $4/5 \times$  was fabricated, for comparison.

#### II. PROPOSED SUBTRACTION-MODE SC CONVERTERS

#### A. Summation-Mode Series-Parallel Topologies

Series-parallel topologies are the most commonly used topologies in state-of-the-art step-down SC converters. Fig. 2(a) shows the steady-state operations of SC converters with four typical VCRs ( $1/3 \times$ ,  $2/3 \times$ ,  $3/4 \times$ , and  $4/5 \times$ ). Take the  $1/3 \times$ SC converter as an example, and consider the load current is negligible. In  $\Phi_2$  (the series phase), two flying capacitors  $C_1$ and  $C_2$  and the loading capacitor  $C_L$  are connected in series and charged up by the supply voltage  $V_{IN}$ , and we have

$$\Phi_2: V_{\rm IN} - V_O = V_{C2} + V_{C1}.$$
 (1)

In  $\Phi_1$  (the parallel phase),  $C_1$ ,  $C_2$ , and  $C_L$  are connected in parallel and all are discharged by load current, and

$$\Phi_1: V_{C2} = V_{C1} = V_O. \tag{2}$$



Fig. 3. Operating principle of general (a)  $1/(N + 1) \times$  and (b)  $N/(N + 1) \times$  SC converters.

Solving (1) and (2) gives  $V_O = V_{C1} = V_{C2} = 1/3 V_{IN}$ .

The above operations extend to similar  $1/(N + 1) \times$  and  $N(N + 1) \times$  converters (N is flying capacitor numbers), as shown in Fig. 3(a). Note that in the parallel phase ( $\Phi_1$ ), all N flying capacitors are connected in parallel so they have same dc voltage  $1/(N + 1) \times V_{IN}$ . Then, in the series phase ( $\Phi_2$ ), all N flying capacitors  $C_i(i = 1 \dots N)$  are stacked in series with the positive-plate of  $C_i$  connected to the negative-plate of  $C_j$ , such that the voltage across all  $C_i$  in series is the "sum" of all capacitor voltages, and this is the reason of the name "summation mode." Clearly, for  $C_1$ , the voltage swing of the positive-plate and negative-plate is  $N/(N + 1) \times V_{IN}$ , and subsequent  $C_i$  has lower voltage swings. Hence, the parasitic capacitors of  $C_1$  contribute the most to the parasitic loss.

### B. Subtraction-Mode Topologies

Next, we propose an alternative method to generate step-down VCRs  $(1/3 \times, 2/3 \times, 3/4 \times, \text{ and } 4/5 \times)$  as shown in Fig. 2(b). Again, take the  $1/3 \times$  SC converter as an example. In  $\Phi_1$ ,  $C_1$  is connected in series to the parallel-connected  $C_2$  and  $C_L$ , and

$$\Phi_1: V_{\rm IN} = V_{C2} + V_{C1} = V_{C1} + V_O. \tag{3}$$

In  $\Phi_2$ , the negative-plate of  $C_1$  is connected to ground, and the positive-plate is connected to  $C_2$  (with a reversed polarity) and  $C_L$  in series, and

$$\Phi_2: V_{C1} = V_{C2} + V_O \Rightarrow V_O = V_{C1} - V_{C2}.$$
 (4)

Solving (3) and (4) gives  $V_O = 1/3 V_{IN}$ . Note that in the series phase ( $\Phi_2$ ), when  $C_1$  and  $C_2$  are viewed as connected in series, plates of the same polarity are connected together, such that the voltage across the two capacitors is the "difference" of their capacitor voltages, and hence the name of "subtraction mode." Fig. 2(b) shows the subtraction-mode converters with VCRs of  $2/3 \times$ ,  $3/4 \times$ , and  $4/5 \times$ , and their output voltages are

$$V_{O,2/3\times} = V_{IN} - (V_{C2} - V_{C1}) = 2/3V_{IN}.$$
 (5)

$$V_{O,3/4\times} = V_{IN} - (V_{C3} - V_{C2} - V_{C1}) = 3/4V_{IN}.$$
 (6)

$$V_{O,4/5\times} = V_{\rm IN} - (V_{C4} - V_{C3} - V_{C2} - V_{\rm C1}) = 4/5V_{\rm IN}.$$
(7)

 TABLE I

 COMPARISON OF VOLTAGE SWINGS OF EACH FLYING CAPACITOR

| VCRs | Node                    | Summation Mode  |                 |                 | Subtraction Mode |                 |                 |
|------|-------------------------|-----------------|-----------------|-----------------|------------------|-----------------|-----------------|
|      |                         | $\Phi_1$        | $\Phi_2$        | $\Delta V$      | $\Phi_1$         | $\Phi_2$        | $\Delta V$      |
| 1/3× | $C_1$ +                 | $1/3V_{\rm IN}$ | $V_{\rm IN}$    | $2/3V_{\rm IN}$ | $V_{\rm IN}$     | $2/3V_{\rm IN}$ | $1/3V_{\rm IN}$ |
|      | <i>C</i> <sub>1</sub> - | 0               | $2/3V_{\rm IN}$ | $2/3V_{\rm IN}$ | $1/3V_{\rm IN}$  | 0               | $1/3V_{\rm IN}$ |
|      | $C_2$ +                 | $1/3V_{\rm IN}$ | $2/3V_{\rm IN}$ | $1/3V_{\rm IN}$ | $1/3V_{\rm IN}$  | $2/3V_{\rm IN}$ | $1/3V_{\rm IN}$ |
|      | C2-                     | 0               | $1/3V_{\rm IN}$ | $1/3V_{\rm IN}$ | 0                | $1/3V_{\rm IN}$ | $1/3V_{\rm IN}$ |
| 2/3× | $C_1$ +                 | $V_{\rm IN}$    | $1/3V_{\rm IN}$ | $2/3V_{\rm IN}$ | $2/3V_{\rm IN}$  | $V_{\rm IN}$    | $1/3V_{\rm IN}$ |
|      | <i>C</i> <sub>1</sub> - | $2/3V_{\rm IN}$ | 0               | $2/3V_{\rm IN}$ | 0                | $1/3V_{\rm IN}$ | $1/3V_{\rm IN}$ |
|      | $C_2+$                  | $V_{\rm IN}$    | $2/3V_{\rm IN}$ | $1/3V_{\rm IN}$ | $V_{\rm IN}$     | $2/3V_{\rm IN}$ | $1/3V_{\rm IN}$ |
|      | C2-                     | $2/3V_{\rm IN}$ | $1/3V_{\rm IN}$ | $1/3V_{\rm IN}$ | $2/3V_{\rm IN}$  | $1/3V_{\rm IN}$ | $1/3V_{\rm IN}$ |
|      | $C_1$ +                 | $V_{\rm IN}$    | $1/4V_{\rm IN}$ | $3/4V_{\rm IN}$ | $3/4V_{\rm IN}$  | $V_{\rm IN}$    | $1/4V_{\rm IN}$ |
| 3/4× | <i>C</i> <sub>1</sub> - | $3/4V_{\rm IN}$ | 0               | $3/4V_{\rm IN}$ | 0                | $1/4V_{\rm IN}$ | $1/4V_{\rm IN}$ |
|      | $C_2$ +                 | $V_{\rm IN}$    | $1/2V_{\rm IN}$ | $1/2V_{\rm IN}$ | $V_{\rm IN}$     | $1/2V_{\rm IN}$ | $1/2V_{\rm IN}$ |
|      | C2-                     | $3/4V_{\rm IN}$ | $1/4V_{\rm IN}$ | $1/2V_{\rm IN}$ | $3/4V_{\rm IN}$  | $1/4V_{\rm IN}$ | $1/2V_{\rm IN}$ |
|      | $C_3+$                  | $V_{\rm IN}$    | $3/4V_{\rm IN}$ | $1/4V_{\rm IN}$ | $V_{\rm IN}$     | $3/4V_{\rm IN}$ | $1/4V_{\rm IN}$ |
|      | C3-                     | $3/4V_{\rm IN}$ | $1/2V_{\rm IN}$ | $1/4V_{\rm IN}$ | $3/4V_{\rm IN}$  | $1/2V_{\rm IN}$ | $1/4V_{\rm IN}$ |
|      | $C_1$ +                 | $V_{\rm IN}$    | $1/5V_{\rm IN}$ | $4/5V_{\rm IN}$ | $4/5V_{\rm IN}$  | $V_{\rm IN}$    | $1/5V_{\rm IN}$ |
| 4/5× | <i>C</i> <sub>1</sub> - | $4/5V_{\rm IN}$ | 0               | $4/5V_{\rm IN}$ | 0                | $1/5V_{\rm IN}$ | $1/5V_{\rm IN}$ |
|      | $C_2$ +                 | $V_{\rm IN}$    | $2/5V_{\rm IN}$ | $3/5V_{\rm IN}$ | $V_{\rm IN}$     | $2/5V_{\rm IN}$ | $3/5V_{\rm IN}$ |
|      | C2-                     | $4/5V_{\rm IN}$ | $1/5V_{\rm IN}$ | $3/5V_{\rm IN}$ | $4/5V_{\rm IN}$  | $1/5V_{\rm IN}$ | $3/5V_{\rm IN}$ |
|      | $C_3$ +                 | V <sub>IN</sub> | $3/5V_{\rm IN}$ | $2/5V_{\rm IN}$ | V <sub>IN</sub>  | $3/5V_{\rm IN}$ | $2/5V_{\rm IN}$ |
|      | <i>C</i> <sub>3</sub> - | $4/5V_{\rm IN}$ | $2/5V_{\rm IN}$ | $2/5V_{\rm IN}$ | $4/5V_{\rm IN}$  | $2/5V_{\rm IN}$ | $2/5V_{\rm IN}$ |
|      | $C_4$ +                 | V <sub>IN</sub> | $4/5V_{\rm IN}$ | $1/5V_{\rm IN}$ | V <sub>IN</sub>  | $4/5V_{\rm IN}$ | $1/5V_{\rm IN}$ |
|      | <i>C</i> <sub>4</sub> - | $4/5V_{\rm IN}$ | $3/5V_{\rm IN}$ | $1/5V_{\rm IN}$ | $4/5V_{\rm IN}$  | $3/5V_{\rm IN}$ | $1/5V_{\rm IN}$ |

With no loss of generality, the flying capacitor that has the largest capacitor voltage, which is also connected to  $V_{\rm IN}$  in one of the phases, is labeled as  $C_1$  [see Fig. 2(b)].

To summarize, subtraction-mode SC converters with VCR = N/(N + 1) or 1/(N + 1) can be generated using N flying capacitors, as shown in Fig. 3(b). In one phase,  $C_1$  is charged to  $V_{C1} = N/(N + 1) \times V_{IN}$ , while the other flying capacitors  $C_M$  (M  $\neq$  1) have  $V_{CM} = 1/(N + 1) \times V_{IN}$ . In another phase, if the negative-plate of  $C_1$  is grounded, we have

$$V_O = V_{C1} - \sum_{M \neq 1} V_{CM} = \frac{1}{N+1} V_{IN}.$$
 (8)

And if positive-plate of  $C_1$  is connected to  $V_{IN}$ , we have

$$V_O = V_{\rm IN} - \left(V_{C1} - \sum_{M \neq 1} V_{\rm CM}\right) = \frac{N}{N+1} V_{\rm IN}.$$
 (9)

For a subtraction-mode SC converter,  $C_1$  has a larger  $V_{C1}$ , and the voltage swings of its positive- and negative-plates ( $V_{C1+}$  and  $V_{C1-}$ , respectively) are thus lower. In fact,  $\Delta V_{C1+}$  and  $\Delta V_{C1-}$ are only 1/N of those of the summation mode counterparts. Table I summarizes the voltage swings of the positive- and negative-plates of the flying capacitors of the converters in Fig. 2. Recall that the parasitic capacitors of  $C_1$  contribute the most to the parasitic loss, and now they have much reduced voltage swings, resulting in significant reduction of parasitic loss and improvement in efficiency. However, it should not be higher than the MOS's breakdown voltage. The voltage swings of the other flying capacitors remain the same in the two modes.

For two modes of SC converters, since the number of capacitors and switches, and the charges through each capacitors and switches are the same, steady-state performance such as the equivalent output resistance remains the same. In summary,



Fig. 4. Parasitic capacitors on top- and bottom-plate of  $1/3 \times$  mode.

subtraction-mode SC converters have lower parasitic loss, and no performance tradeoff in terms of power density.

#### III. ANALYSIS OF PARASITIC LOSS

We then turn to the analysis of reduction in parasitic loss. We assume that the voltages of the flying capacitors are not affected by the charge introduced by the parasitic capacitors, as they are much smaller (usually below 5%) than the flying capacitors. No-load condition is also assumed such that the capacitor voltages do not change from phase to phase.

Let us consider the  $1/3 \times$  SC converter as shown in Fig. 4. The positive- and negative-plate parasitic capacitors are  $C_{1p+}$ ,  $C_{1p-}$ ,  $C_{2p+}$ , and  $C_{2p-}$ , and their voltage swings in both phases are indicated. For the summation-mode converter, when  $\Phi_1$  changes to  $\Phi_2$ ,  $C_{1p+}$  is charged from  $V_O$  to  $V_{IN}$  with a charge  $Q_{1P+}$ . The energy sourced from  $V_{IN}$  is

$$E_{1P+,CH} = V_{IN}Q_{1P+} = V_{IN}(V_{IN} - V_O)C_{1P+} = \frac{2}{3}V_{IN}^2C_{1P+}.$$
(10)

When  $\Phi_2$  changes to  $\Phi_1$ ,  $C_{1p+}$  is discharged from  $V_{IN}$  to  $V_O$ , and the energy that is returned to  $V_O$  is

$$E_{1P+,\text{DIS}} = V_{\text{O}}Q_{1P+} = V_{\text{O}}\left(V_{\text{IN}} - V_{O}\right)C_{1P+} = \frac{2}{9}V_{\text{IN}}^2C_{1P+}.$$
(11)

The energy loss due to  $C_{1P+}$  is the difference of (10) and (11), and is given by

$$E_{1P+,\text{LOSS}} = E_{1P+,\text{CH}} - E_{1P+,\text{DIS}} = \frac{4}{9} V_{\text{IN}}^2 C_{1P+}.$$
 (12)

For  $C_{1p-}$ , it is charged from 0 to 2/3  $V_{IN}$  in  $\Phi_2$ 

$$E_{1P-,CH} = (V_{IN} - V_O) \frac{2}{3} V_{IN} C_{1P-} = \frac{4}{9} V_{IN}^2 C_{1P-}.$$
 (13)

In  $\Phi_1$ , all the charge is dumped back to ground by  $C_{1p-}$ , and hence the loss is given by

$$E_{1P-,\text{LOSS}} = E_{1P-,\text{CH}} = \frac{4}{9} V_{\text{IN}}^2 C_{1P-}.$$
 (14)

In general, consider the parasitic capacitor  $C_P$  that is charged and discharged between two voltages  $V_L$  to  $V_H$ . In the charging phase, the energy sourced from the system is

$$E_{P,CH} = V_H \left( V_H - V_L \right) C_P. \tag{15}$$



Fig. 5. Transistor implementation of both summation and subtraction modes with VCR of (a)  $1/3 \times$ , (b)  $2/3 \times$ , and (c)  $3/4 \times$ .

TABLE II ENERGY COSTED BY PARASITIC CAPACITORS

| VCRs | Summation Mode                             | Subtraction Mode                            | Δ%     |
|------|--------------------------------------------|---------------------------------------------|--------|
| 1/3× | $(5/9)V_{\rm IN}^2(C_{\rm p+}+C_{\rm p-})$ | $(2/9)V_{\rm IN}^2(C_{\rm p+}+C_{\rm p-})$  | 60%    |
| 2/3× | $(5/9)V_{\rm IN}^2(C_{\rm p+}+C_{\rm p-})$ | $(2/9)V_{\rm IN}^2(C_{\rm p^+}+C_{\rm p-})$ | 60%    |
| 3/4× | $(7/8)V_{\rm IN}^2(C_{\rm p+}+C_{\rm p-})$ | $(3/8)V_{\rm IN}^2(C_{\rm p+}+C_{\rm p-})$  | 57.14% |
| 4/5× | $(6/5)V_{\rm IN}^2(C_{\rm p+}+C_{\rm p-})$ | $(3/5)V_{\rm IN}^2(C_{\rm p+}+C_{\rm p-})$  | 50%    |

In the discharging phase, the energy returned to the system is

$$E_{P, \text{ DIS}} = V_L \left( V_H - V_L \right) C_P. \tag{16}$$

Hence, the energy of parasitic loss is

$$E_{P,\text{LOSS}} = E_{P,\text{CH}} - E_{P,\text{DIS}} = (V_H - V_L)^2 C_P = \Delta V^2 C_P.$$
(17)

The same computation can be applied to the subtraction-mode converters.

By using (17), parasitic loss of all  $C_{ip+}$  and  $C_{ip-}$  (i = 1...N) can be calculated using the voltage swings of the positive- and negative-plates of Table I, and the parasitic losses with different VCRs are compiled in Table II. Clearly subtraction-mode SC converters have reduced parasitic loss of 50%–60% when compared to summation-mode SC converters.

#### IV. TEST CHIP AND MEASUREMENT RESULTS

To verify the proposed concept and analysis, both summationmode and subtraction-mode SC converters were designed and fabricated using the same circuit parameters for comparison. Fig. 5 shows the transistor-level schematics of three VCRs in the two modes. For  $4/5\times$ , the similar schematics are used. For each VCR, the SC converter of each mode uses the same number of flying capacitors and switches, and each has the same silicon area. The flying capacitors are implemented with stacked on-chip MIM, MOM, and MOS capacitors in a vertical hierarchy, and achieve a capacitance density of  $\sim 10$  fF/ $\mu$ m<sup>2</sup>. A 2-phase clock passes through the nonoverlapping block, and the nonoverlapping phases are then level shifted to the proper voltage domains. Two voltage domains  $V_L = 1.2$  V and



Fig. 6. Chip micrograph and the layout of  $2/3 \times$  SC converters in two modes.

 $V_H = V_{\rm IN} - 1.2$  V are generated by voltage regulators to tackle the breakdown issues. To have fair comparison, the switches in both the summation mode and the subtraction mode have almost the same turn-ON resistance. Test bits are used to individually enable each topology and select the respective output node for measuring the efficiency.

The test chip consisted of four VCRs was fabricated in a 65 nm CMOS process. It occupies a total area of 500  $\mu$ m  $\times$  600  $\mu$ m, as shown in Fig. 6. The two types of topologies occupied the same chip area. Fig. 7 shows the measured efficiencies of the step-down SC converters in both modes with VCRs of  $1/3 \times$ ,  $2/3 \times$ ,  $3/4 \times$ , and  $4/5 \times$ . The output voltages were kept the same to ensure that both types of converter delivered the same power. It is confirmed that for all VCRs, the proposed subtraction-mode converters achieved higher efficiency than the summation-mode converters across the entire loading range. For the converters with VCR =  $1/3 \times (V_{IN} = 2 \text{ V}, V_O = 0.6 \text{ V})$ , switching and parasitic loss are most significant at light-load condition, the improvement in efficiency was as high as 20% [see in Fig. 7(a)]. For the converters working in different frequencies, the subtraction-mode converter achieved a 13% peak efficiency improvement when  $f_{SW} = 60$  MHz, and an 11% peak efficiency improvement when  $f_{SW} = 100 \text{ MHz}$ . Similar results were observed for  $2/3 \times$ ,  $3/4 \times$ , and  $4/5 \times$ , as shown in Fig. 7(b)–(d). Efficiency improvement is always larger for converters operating



Fig. 7. Measured efficiency of summation- and subtraction-mode converters at 60 and 100 MHz.

at higher switching frequency, and is consistent with the analysis shown in Section III.

#### V. CONCLUSION

This letter proposed subtraction-mode SC converters that use the same number of flying capacitors and switches as the summation-mode converters, but have reduced positive- and negative-plate voltage swings. Measurement results verified that significant efficiency improvement was achieved, thanks to the reduced parasitic loss, and there are no tradeoffs in terms of power density, cost, VCR, or equivalent output resistance.

#### REFERENCES

- T. M. Andersen *et al.*, "A 10 W on-chip switched capacitor voltage regulator with feedforward regulation capability for granular microprocessor power delivery," *IEEE Trans. Power Electron.*, vol. 32, no. 1, pp. 378–393, Jan. 2017.
- [2] D. El-Damak, S. Bandyopadhyay, and A. P. Chandrakasan, "A 93% efficiency reconfigurable switched-capacitor DC-DC converter using on-chip ferroelectric capacitors," in *Proc. IEEE Int. Solid-State Circuits Conf.*, Feb. 2013, pp. 374–375.
- [3] H.-P. Le, J. Crossley, S. R. Sanders, and E. Alon, "A sub-ns response fully integrated battery-connected switched-capacitor voltage regulator delivering 0.19 W/mm<sup>2</sup> at 73% efficiency," in *Proc. IEEE Int. Solid-State Circuits Conf.*, Feb. 2013, pp. 372–373.
- [4] A. Biswas, M. Kar, and P. Mandal, "Techniques for reducing parasitic loss in switched-capacitor based DC-DC converter," in *Proc. IEEE 28th Annu. Appl. Power Electron. Conf. Expo.*, 2013, pp. 2023–2028.
- [5] J. Jiang, Y. Lu, C. Huang, W.-H. Ki, and P. K. T. Mok, "A 2-/3-phase fully integrated switched-capacitor DC-DC converter in bulk CMOS for energy-efficient digital circuits with 14% efficiency improvement," in *Proc. IEEE Int. Solid-State Circuits Conf.*, Feb. 2015, pp. 366–367.
- [6] N. Butzen and M. S. J. Steyaert, "Design of soft-charging switchedcapacitor DC–DC converters using stage outphasing and multiphase softcharging," *IEEE J. Solid-State Circuits*, vol. 52, no. 12, pp. 3132–3141, Dec. 2017.