# Nano-Watt Class Energy-Efficient Capacitive Sensor Interface With On-Chip Temperature Drift Compensation

Tan-Tan Zhang, Student Member, IEEE, Man-Kay Law, Senior Member, IEEE, Pui-In Mak, Senior Member, IEEE, Mang-I Vai, Senior Member, IEEE, and Rui P. Martins, Fellow, IEEE

Abstract-This paper presents a nano-watt class energyefficient capacitive sensor interface with on-chip temperature compensation. To achieve both high resolution and sensing accuracies, we exploit the fundamental limits of a two-step incremental-ADC and present a systematic study on the optimal coarse/fine bit allocations in the presence of mismatch errors. Efficient hardware reuse is ensured by utilizing the same loop filter, capacitive DAC, and digital controller in coarse/fine conversions for both capacitance and temperature readouts. A reconfigurable pre-gain stage for both capacitance and temperature sensing and a block-based data weighted averaging scheme are also employed to improve the overall system efficiency with 60% control overhead reduction. Optimized biasing circuit and subthreshold-biased amplifier with indirect compensation are utilized to achieve high accuracy with nano-watt power. Fabricated in a standard 0.18-µm CMOS process, the chip prototype consumes only 570 nW and achieves measured capacitance and temperature sensing inaccuracies of  $\pm 0.17$  fF (1 $\sigma$ ) from 0 to 10.8 pF and  $\pm 0.18$  °C (3 $\sigma$ ) from 0 to 100 °C, respectively. System level verification with a commercial MEMS pressure sensor shows a measured pressure sensing error improvement of >150× after temperature compensation.

*Index Terms*—Capacitive sensor interface, energy efficiency, high accuracy, mismatch errors, pressure sensor, temperature compensation, two-step incremental-ADC, ultra-low power.

#### I. INTRODUCTION

**R**ECENT advances in both CMOS and MEMS technologies have created enormous opportunities in the emerging implantable and wearable wireless sensing applications [1]–[18]. With the advantages of zero static power

Manuscript received January 7, 2018; accepted February 3, 2018. Date of publication February 7, 2018; date of current version March 9, 2018. This work was supported in part by the Macao Science and Technology Development Fund under Grant FDCT069/2016/A2 and in part by the Research Committee of University of Macau under Grant MYRG2015-AMSV-00140. The associate editor coordinating the review of this paper and approving it for publication was Dr. Zhichao Tan. (*Corresponding author: Man-Kay Law.*)

T.-T. Zhang, P.-I. Mak, and M.-I. Vai are with the State Key Laboratory of Analog and Mixed-Signal VLSI, Faculty of Science and Technology–Electrical and Computer Engineering, University of Macau, Macau 999078, China (e-mail: tandyzhang11@hotmail.com; pimak@umac.mo; fstmiv@umac.mo).

M.-K. Law is with the State Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Macau 999078, China (e-mail: mklaw@umac.mo).

R. P. Martins is with the State Key Laboratory of Analog and Mixed-Signal VLSI, Faculty of Science and Technology–Electrical and Computer Engineering, University of Macau, Macau 999078, China, on leave from the Instituto Superior Técnico, Universidade de Lisboa, 1049-001 Lisboa, Portugal (e-mail: rmartins@umac.mo).

Digital Object Identifier 10.1109/JSEN.2018.2803203

consumption and good compatibility with CMOS circuitry, capacitive MEMS sensors which can access a wide variety of physical-quantities are well-suited in those power-/energy-constrained applications for collecting and analyzing the sensor data.

Table I summarizes the state-of-the-art MEMS-based capacitive pressure sensing systems to capture the trend and system requirements for wireless/implantable pressure sensing applications [1]–[14]. From Table I, it can be observed that such applications generally call for high sensing precision (e.g. submmHg in pressure sensing), with a readout requirement of ~15b resolution and sub-fF precision. To achieve low cost miniaturized wireless sensing implementations, such systems are generally powered by micro-power solid-state batteries with high internal resistance or even passively powered without batteries, exhibiting stringent power/energy budget which calls for the continuous development of energy-efficient high accuracy sensor interface circuits with power consumptions down to the nW regime.

Various approaches for capacitive sensor interface designs have been investigated. The successive approximation register (SAR) topology [2], [3] is a promising candidate with ultra-low power (<160nW) and excellent energy efficiency (0.54 pJ/conv.-step) due to its intrinsic SAR operation, but with the achievable accuracy (>4.75 fF) limited by the mismatches in the capacitive DAC (CDAC). The SAR-based readout in [19] enhances the resolution to 1.1 fF with a hybrid coarse/fine CDAC, but the inverter-based amplifiers lead to high power consumption (>6  $\mu$ W). By charging/discharging the base and input capacitors, both ultra-low power and high energy efficiency are demonstrated by the dual-slope topology in [7] through employing coarse/fine comparators. Yet, the achieved capacitance resolution of > 8.7 fF is still limited by the comparator noise. For simple implementations, a highly digital capacitance-to-frequency readout for capacitive sensor can be implemented using a delay chain as demonstrated in [8], but with limited achievable resolution (>12.3 fF). To enhance the sensing resolution down to sub-fF, the capacitive readout based on the incremental ADC (I-ADC) [5], [20] and period modulation (PM) [13] through oversampling and noise shaping can be utilized. Nevertheless, the required high oversampling ratio (OSR) leads to excessive conversion cycles, ultimately penalizing their power and energy efficiencies. Even though mostly digital implementations can also be realized

1558-1748 © 2018 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

|      | Tech.<br>(µm) | Area<br>(mm <sup>2</sup> ) | Method      | Input<br>range<br>(pF) | T <sub>meas.</sub><br>(ms) | Power<br>(µW) | ENOB<br>(Bits) | FoM <sub>cap</sub><br>(pJ/c.s) | Cap.<br>Res.<br>(fF) | Temp.<br>Calib. | MEMS<br>Type | Application | MEMS<br>Res.<br>(mmHg) |
|------|---------------|----------------------------|-------------|------------------------|----------------------------|---------------|----------------|--------------------------------|----------------------|-----------------|--------------|-------------|------------------------|
| [1]  | 0.18          | 0.1                        | SAR         | 0-16.14                | 0.04                       | 3.84          | 11.8           | 45.8                           | 4.5                  | No              | Pressure     | WSN         | N/R                    |
| [2]  | 0.18          | 0.49                       | SAR         | 2.5-75.3               | 4                          | 0.16          | 8.9-9.8        | 0.54-1.3                       | 5.9                  | No              | Pressure     | WSN         | 0.4                    |
| [3]  | 0.18          | 5.7 <sup>&amp;</sup>       | C/V+SAR     | 9.5                    | 16.7                       | 0.13          | 9.2            | 3.9                            | 4.75                 | No              | Pressure     | Implantable | 2.16                   |
| [4]  | 0.18          | 1.2                        | C/V+SAR     | 3.4-4.2                | 0.02                       | 70            | 7.3            | 9.7                            | 2.5                  | No              | Pressure     | WSN         | N/R                    |
| [5]  | 0.18          | 0.2                        | I-ADC       | 0.5-3.5                | 1                          | 80            | 14             | 4.8                            | 0.05                 | No              | Pressure     | WSN         | N/R                    |
| [6]  | 0.18          | 0.1                        | I-ADC       | 1.56#                  | 200                        | 7             | 7#             | 10.9                           | 13                   | No              | Pressure     | Implantable | 0.5                    |
| [7]  | 0.18          | 0.1                        | Dual-slope  | 5.3-30.7               | 6.4                        | 0.11          | 7              | 5.3*                           | 8.7                  | No              | Pressure     | Implantable | 0.77                   |
| [8]  | 0.04          | N/R                        | Delay Chain | $0.7 - 10^3$           | 0.019                      | 1.84          | 8              | $0.14^{\circ}$                 | 12.3                 | No              | Pressure     | WSN         | 1.39                   |
| [9]  | 0.13          | 0.07                       | Freq. Mod.  | 6-6.3                  | 1                          | 0.27          | 6.1            | 3.9                            | 3.6                  | No              | Pressure     | WSN         | N/R                    |
| [10] | 0.18          | 0.46                       | SAR+I-ADC   | 0-24                   | 0.23                       | 33.7          | 15.4           | 0.18                           | 0.16                 | No              | Pressure     | WSN         | 0.28                   |
| [11] | 0.16          | 0.33                       | SAR+I-ADC   | 0-3.8                  | 100                        | 8.3           | 18.7           | 0.76                           | 2.5×10-3             | Yes             | Pressure     | N/R         | N/R                    |
| [12] | 0.13          | 0.28#                      | Freq. Mod.  | 0-5.7                  | 200                        | 2.3           | 12             | 112                            | 1.32                 | Yes             | Pressure     | Implantable | 0.9                    |
| [13] | 0.16          | 0.05                       | PM          | 0-8                    | 0.21<br>(6.86)             | 14            | 10.6<br>(13.1) | 1.87<br>(10.6)                 | 1.4<br>(0.25)        | No              | Pressure     | N/R         | N/R                    |
| [14] | 0.18          | 0.1                        | PM          | 6.4-9.8                | 17.5                       | 18.4          | 10.4           | 238                            | 2.05                 | Yes             | Pressure     | Implantable | 1.46#                  |

TABLE I PERFORMANCE SUMMARY OF RECENT MEMS-BASED CAPACITIVE SENSOR INTERFACES

\* One subrange FoM<sub>cap</sub>

<sup>^</sup> FoM<sub>cap</sub> at 11.3 pF sensor capacitor

# Extracted data from the literature

& Area of integrated MEMS included

by the frequency modulation readout as in [9] and [12] for ultra-low power, their energy efficiencies are limited due to the high OSR requirement (OSR=825 in [9]).

Recently, the two-step I-ADC topology [10], [11], [21] is becoming attractive due to its high energy efficiency improvement using coarse/fine converters while preserving the high resolution. In [11], the SAR+I-ADC architecture achieves both high resolution ( $\sim 2.5$  aF) and energy efficiency (0.79/pJ/conv.step). Yet, the involved power-hungry integrators mandate a power consumption of 8.3  $\mu$ W, and the issue on how coarse/fine bit can be systematically allocated is still lacking. While the work in [21] further improves the energyefficiency (55 fJ/conv.-step) by employing a VCO-based I-ADC for fine conversion with high resolution ( $\sim 1.1$  fF), its power dissipation is significantly increased to 75  $\mu$ W.

Based on the above discussion, it can be observed that existing works generally suffer from either limited energy efficiency for achieving a sub-fF sensing accuracy due to the suboptimal readout design or high power consumption in the order of  $\mu W$  which can be intolerable especially in many passively-powered systems. To address these challenges, this work presents a nano-watt class high accuracy capacitive MEMS pressure sensor interface with on-chip temperature drift compensation targeting for both energy- and powerconstrained wireless pressure sensing systems. Apart from that, as the strong temperature dependencies of capacitive MEMS sensors [11], [22] can significantly degrade the sensing accuracy, on-chip temperature compensation is also utilized to ensure robust system operation in practical implementations. By reusing the same I-ADC for both capacitance and temperature sensing, both small system area and power/energy efficiencies can be achieved. A reconfigurable pre-gain stage for both capacitance and temperature sensing using the same CDAC and a block-based data weighted averaging (BDWA) scheme are also implemented to improve the overall system efficiency with reduced control overhead. A systematic study on two-step I-ADC is also introduced to evaluate its performance limits in the presence of mismatch errors to

achieve optimal coarse/fine bit allocations for improved energy efficiency under a sub-fF capacitance resolution requirement. The power of the biasing and BJT-core for on-chip temperature sensing are optimized to achieve the target resolution with nA current consumption. Also, unlike the popular inverterbased integrator which draws significant instantaneous current that would overload the supply voltage in power-/energylimited and/or passive systems, a subthreshold biased twostage amplifier based on the indirect compensation technique in [23] is developed to achieve robust nW operation by significantly reducing the output stage power. The chip prototype fabricated in a standard 0.18- $\mu$ m CMOS successfully achieves both ultra-low power consumption (570 nW) and high sensing resolution (14.1 bits). The achieved capacitance and temperature sensing are  $\pm 0.17$  fF (1 $\sigma$ ) from 0 to 10.8 pF and  $\pm 0.18$  °C (3 $\sigma$ ) from 0 to 100 °C, respectively. Together with the estimated power of the digital controller, the proposed system achieves figure-of-merits (FoMs) of 1.3 pJ/conv.-step (FoMcap) in capacitance sensing, and 46  $pJ^{\circ}C^{2}$  for resolution (FoM<sub>res</sub>) and 3.7  $nJ\%^2$  for accuracy (FoMacc) in temperature sensing, respectively. Measurement results together with a commercially available MEMS pressure sensor also demonstrate a reduced pressure sensing error by  $>150\times$  after temperature compensation.

This paper is organized as follows. Section II outlines the proposed capacitive sensor interface with two-step I-ADC and addresses the fundamental limitations. Section III shows the circuit implementation details. Section IV summarizes the measurement setup and results. Finally, the conclusion is drawn in Section V.

#### II. PROPOSED CAPACITIVE SENSOR INTERFACE

Fig. 1 shows the proposed capacitive sensor interface with an on-chip BJT-based temperature sensor which shares the two-step I-ADC core and digital controller for recycling the same hardware resources based on two-step I-ADC conversions in both sensing modes. The multiplexed signal from the capacitive sensor  $C_S$  and the BJT-core ( $V_{BE1,2}$ ) passes through a reconfigurable pre-gain stage K, which can be adjusted by configuring the CDAC elements. Besides signal conversion, the total capacitance of CDAC (in the order of pF) also contributes to the reference capacitance  $C_{REF}$ , which is determined by the base capacitance of  $C_S$  and the capacitance sensing range. In the capacitance sensing mode, K is set to 1 so as to achieve an extended sensing range. However, the same K can result in under-utilization of the ADC's input range in the temperature sensing mode (e.g.  $\sim 9\%$  for a 1-V input range from 0~100 °C by reading out the temperature dependent  $\Delta V_{BE}/V_{BE}$  value), leading to an increased resolution requirement and reduced energy efficiency. Consequently, K is set to 4 in the temperature sensing mode to relax the DWA control complexity while increasing the ADC's input range to  $\sim$ 36% without causing integrator saturation. Here, we take advantage of the large  $C_{REF}$  as required in the capacitance sensing mode to realize the pre-gain K as well as the twostep conversions with minimal overhead. The corresponding details will be outlined in section III-B.

#### A. Operations of Two-Step I-ADC

The recent two-step I-ADC architectures [24], [25] are advantageous in achieving both high energy efficiency and high resolution. Even though [25] realizes the extended accuracy by recycling the residual voltage from the coarse quantization to obtain an extra order of noise shaping, the involved residual computation will induce gain mismatches during conversion steps, sacrificing the linearity.

Similar to [24], this work employs a two-step I-ADC topology for coarse/fine conversions by dynamically converging the reference to an input range sub-band based on the coarse conversion result using identical integrators, comparators, and feedback CDAC for power/area reduction. A theoretical study on the performance limits of two-step I-ADCs and the issue of optimal coarse/fine bit allocations in the presence of mismatch errors lacking in existing two-step I-ADC topologies similar to [24] will also be presented in section II-B.

For the coarse conversion, the I-ADC operates for  $N_C$  cycles as in conventional second-order I-ADC to generate a bitstream *bs* which is further processed by the decimation filter. The obtained coarse result  $(D_C)$  controls the feedback signal to approach the input via the CDAC, effectively shrinking the quantization region by  $2^{B_C}$  times, where  $B_C$  denotes the effective resolution of  $D_C$ . The two-step I-ADC then operates for  $N_F$  cycles with the identical I-ADC for the fine conversion to resolve the fine result  $(D_F)$  with an effective resolution of  $B_F$ . The combination of  $D_C$  and  $D_F$  contributes to the final output  $D_{OUT}$ . The decimation filter can be reused in both steps.

Theoretically, the signal-to-quantization-noise ratio (*SQNR*) depends on the loop filter order, the quantizer bits, and the number of cycles within one conversion period (N). A second-order loop filter with 1-bit quantizer is chosen to ensure good linearity. The resolution of the I-ADC can be calculated as

$$R_{tot} = \left\lfloor log_2\left(\frac{(N_C - 1)N_C}{2}\right) \right\rfloor + log_2\left(\frac{(N_F - 1)N_F}{2}\right),\tag{1}$$

where the total number of cycles N is the summation of  $N_C$ and  $N_F$ . To achieve the same *SQNR*, cycles N of the twostep I-ADC can be significantly reduced when compared to the conventional I-ADC (e.g. from ~300 to ~58 cycles at 92 dB). Here we choose  $N_C = 12$  to resolve the 6-bit coarse resolution. Notice that in the case of such two-step I-ADCs, the total number of conversion cycles is generally dominated by the fine conversion. When the ADC is quantization-noise limited as in (1), an increase in  $N_C$  (and hence  $B_C$ ) can reduce  $N_F$  for a certain  $R_{tot}$ . In practice, however, with the increase in the coarse bit  $B_C$ , the mismatches in the feedback CDAC can become apparent and dominate over the quantization noise.

#### B. DEM

In order to achieve the target accuracy in the feedback CDAC without degrading the overall resolution, data weighted averaging (DWA), which is a fast DEM method with first-order noise shaping, is chosen to suppress the mismatch errors. The CDAC element mismatch error is assumed to be Gaussian distributed. The noise power of the residual mismatch  $e_{MIS}$  after  $N_{DWA}$  averaging cycles is defined and bounded as

$$e_{MIS} = \left\{ \frac{1}{N_{DWA}} \left| \sum_{i=1}^{N_{DWA}} \sigma_i \right| \right\}^2 < \frac{1}{N_{DWA}^2} N_e \sigma_{max}^2, \quad (2)$$

where  $\sigma_i$  is the relative error of the *i*-th capacitor,  $N_e$  is the number of CDAC elements to realize the required multi-bit feedback, and  $\sigma_{max}$  is the worst-case mismatch for all the capacitor, respectively. Notice that  $\sigma_{max}$  should be layout and process dependent. As in conventional DWA, the elements are sequentially selected with the pointer returning to the first set after the last set is utilized. From (2), it can be observed that a larger  $N_e$  requires more averaging cycles to achieve the same  $e_{MIS}$ . Fig. 2(a) plots the DWA averaging cycles  $N_{DWA}$  against  $N_e$  under different  $\sigma_{max}$ , with  $e_{MIS}$  set to -92 dB. It can be observed that the required averaging cycles apparently increases with  $N_e$  and  $\sigma_{max}$ . Fig. 2(b) plots  $e_{MIS}$  versus the DWA averaging cycles  $N_{DWA}$  for different  $N_e$  with  $\sigma_{max}$  set to 0.1%. As expected,  $e_{MIS}$  can be significantly suppressed with smaller  $N_e$ , and the required  $N_{DWA}$  to achieve a certain  $e_{MIS}$  ultimately set the lower bound of  $N_F$ .

Based on the observations in Fig. 2,  $e_{MIS}$  can be significant with large  $\sigma_{max}$  and  $N_e$ , and an increase in  $B_C$  may even result in an increased N, leading to poor energy efficiency. To quantify the effect of coarse/fine bit allocations towards the energy efficiency in two-step second-order I-ADCs, we study the residual mismatch noise  $e_{MIS}$  and the quantization noise  $(e_Q)$ as  $B_C$  varies based on the target resolution requirement  $(R_{tot})$ and process matching parameter  $(\sigma_{max})$ . Here, we first assume that the ADC is not thermal noise limited. As both  $e_{MIS}$ and  $e_Q$  should satisfy the ADC overall accuracy constraint, the total conversion cycles N for different  $N_e = 2^{B_C}$  is calculated as

$$N = \sqrt{2}^{\log_2 N_e + 1} + \max\left\{2^{R_{tot}}\sqrt{N_e}\sigma_{max}, \sqrt{2}^{R_{tot} - \log_2 N_e + 1}\right\},$$
(3)



Fig. 1. System overview for capacitive sensor readout with the proposed sensor interface, where CDAC serves as the reference cap C<sub>REF</sub>.



Fig. 2. (a) The DWA averaging cycles  $N_{DWA}$  against  $N_e$  for various  $\sigma_{max}$ , with  $e_{MIS} = -92$ dB. (b)  $e_{MIS}$  versus the DWA averaging cycles for different  $N_e$  with identical  $\sigma_{max}$  of 0.1 %.

where the first and second terms represent the required cycles in the coarse and fine conversions, respectively. Notice that the required cycles for a particular  $R_{tot}$  for both  $e_{MIS}$  (i.e.  $2^{R_{tot}}\sqrt{N_e}\sigma_{max}$ ) and  $e_Q$  (i.e.  $\sqrt{2}^{R_{tot}-log_2N_e+1}$ ) depends on  $N_e = 2^{B_C}$  with opposite trends. As a result, there exists an optimal  $B_C$  and  $B_F$  for a two-step I-ADC to achieve a

certain resolution requirement and matching constraint. Fig. 3 studies the relationship between the total number of cycles N (i.e.  $N_C + N_F$ ) and the achievable resolution  $R_{tot}$  for various  $B_C$  and  $B_F$  allocations under different  $\sigma_{max}$ . To attain the resolution  $R_{tot}$ , the total required N is indicated in solid lines when the resolution is limited by  $e_{MIS}$ , and in dashed lines when the resolution is limited by  $e_Q$ , respectively. The scaling coefficients of the integrators are set to 0.5 in this study. For a conventional second-order I-ADC (i.e. single-step), the cycles N is calculated as  $\sqrt{2}^{(R_{tot}+1)}$ , which is also included in Fig. 3 indicated by a solid bold line for comparison. The cross points of  $e_{MIS}$  and  $e_Q$  for various  $B_C$  are denoted with solid markers. For a small  $\sigma_{max}$ , enhancing the coarse resolution  $B_C$  is beneficial to achieve lower resolution. For instance, to achieve a 14b resolution with  $\sigma_{max}$  of 0.04%, N is only 40 for  $B_C = 6$ , but increased to 94 cycles for  $B_C = 3$ . Whereas, for a large  $\sigma_{max}$ ,  $e_{MIS}$  can dominate over  $e_Q$ , and it is not beneficial to allocate more bits in  $B_C$  over the resolution range of interest (from 12 to 22 bits). For better illustration, Fig. 3(a-d) only plot those instances with cross points within the interested resolution range. In addition, when compared with single-step I-ADC, the two-step architecture exhibits advantages of reduced cycles for low resolution designs. While for higher resolution, the two-step I-ADC requires even more cycles and is inferior since the cycles for averaging mismatch error increase faster than that for quantization noise suppression. For instance, with a  $\sigma_{max}$  of 0.2%, the twostep architecture requires 2880 cycles to achieve a resolution of 20b with  $B_C$  of 4 bits, while the single-step one only demands 1850 cycles. Notice that the theoretical analysis for optimal coarse/fine bit-allocation can still be applied to similar architectures (e.g. [24]) with minimal modifications related to the evaluation of  $N_C$ .

### C. Noise Sources

Apart from the mismatch error  $e_{MIS}$  and the quantization noise  $e_Q$ , the thermal noise  $(e_{TH})$  should also be considered. This section outlines the noise performance of the proposed two-step I-ADC in both the coarse and fine conversions. With a quantization step  $\Delta$ , we consider  $e_Q$  to be uniformly



Fig. 3. The total number of cycles *N* versus the achievable resolution for various  $B_C$  and  $B_F$  allocations, regarding DWA errors (solid lines) and quantization noise (dashed lines) for (a)  $\sigma_{max} = 0.04\%$ ; (b)  $\sigma_{max} = 0.1\%$ ; (c)  $\sigma_{max} = 0.15\%$ ; and (d)  $\sigma_{max} = 0.2\%$ . The markers indicate the crossover points of  $e_{MIS}$  and  $e_Q$  under different  $B_C$ . The solid bold lines represent the single-step I-ADC for comparison.

distributed in the range of  $[-\Delta/2, \Delta/2]$  and zero otherwise, resulting in a noise power of  $\Delta^2/12$ . Therefore,  $e_Q$  decreases by a factor of 4 with every additional bit. The input-referred  $e_{TH}$  is determined by  $4kT/(N \cdot C_{REF})$  for N cycles. The target is to achieve the required resolution under the constraints of each noise source with the minimum number of conversion cycles N. In general,  $e_Q$  is the dominant noise source during the coarse conversion and can be reduced by increasing the coarse conversion cycle  $N_C$ , while all the three noise sources should be considered during fine conversion. Thus, we investigate the relationships between the noise contributions and fine conversion cycles  $N_F$  as follows.

Here, we consider the design of a 15b two-step secondorder I-ADC and obtain the optimal conversion cycles, taking into account for all the noise sources  $e_{TH}$ ,  $e_{MIS}$  and  $e_Q$ . Fig. 4 plots  $e_{TH}$ ,  $e_{MIS}$  and  $e_Q$  versus  $N_F$  for  $N_e = 16, 32$ , 64 and 128 (corresponding to  $B_C = 4, 5, 6, \text{ and } 7$ ). The unit capacitance  $(C_u)$  and the worst-case mismatch  $\sigma_{max}$ , which are both process dependent parameters, are set to 44 fF with a minimum-sized 5 × 5  $\mu$ m<sup>2</sup> MIM capacitor and 0.1% (1 $\sigma$ ) based on the device characterization report for the chosen 0.18-µm CMOS process, respectively. From Fig. 4 (a-d), we can observe that with an increase of  $N_e$  (and hence  $C_{REF}$ and  $B_C$ ),  $e_{TH}$  and  $e_Q$  reduces accordingly, whereas  $e_{MIS}$ increases as in (2). It should be noted that the noise power from  $e_{TH}$ ,  $e_{MIS}$ , and  $e_O$  are inversely proportional to  $N_F$ ,  $N_F^2$  and  $N_F^4$ , respectively. With practical  $N_e$ ,  $e_{MIS}$  is larger than  $e_{TH}$  when  $N_F$  is small, and  $e_{TH}$  will dominate over the other noise sources with a sufficiently large  $N_F$ . There exists a particular  $N_F$  where  $e_{TH}$  and  $e_{MIS}$  meet, and can be expressed as

$$N_F = \frac{N_e^2 \cdot \sigma_{max}^2 \cdot C_u}{4KT}.$$
(4)

From (4), it can be observed that different  $N_F$  can be obtained with various  $N_e$ . However, the obtained value should fulfill two main design requirements: 1) satisfy the noise floor defined by the target resolution; and 2) above the in-band  $e_Q$  by ~10 dB [26]. We assume that the noise floor requirement is -92 dB. As shown in Fig. 4 (a-d), we can observe that  $N_e =$ 32 is the optimum choice in this setting with minimum  $N_F$ , where  $N_F$  is roughly 60 to fulfill the -92 dB requirement and  $e_Q$  dominates over the other noise sources until  $N_F > 70$ . For  $N_e = 64$  or 128,  $e_{MIS}$  dominates the other two noise sources, and the obtained  $N_F$  is as large as 240 and 480, respectively.

#### D. Number of Conversion Cycles

Based on the above noise analysis, to achieve an overall 15-bit resolution with minimum number of cycles, the coarse resolution  $B_C$  should be 5 bits and the remaining 10 bits should be realized in fine conversion. To obtain a wide non-overloaded range, the coefficient of the integrators should be chosen properly and cannot be set independently since it can affect the loop stability. In this work, we employ a feed-forward I-ADC to lower the integrator's swing. Similar to [27], by simulating using the integrators maximum allowable input, the coefficients for the first and second integrators can be found to be 0.7 and 0.8, respectively. With these coefficients, 6 bits within 16 cycles can be achieved in coarse conversion (with 1 extra bit to serve as guard band to prevent the risk of



Fig. 4. Noise sources (thermal noise, mismatching error, and quantization noise) in fine conversion for different  $N_e$ .

reference misalignment). Correspondingly,  $N_F$  is set to  $\sim 70$  to resolve the 10-bit  $B_F$ .

#### **III. CIRCUIT IMPLEMENTATIONS**

This section describes the circuit implementation and the front-end configuration of the proposed capacitive sensor readout. The biasing circuit and the BJT-core are firstly introduced, followed by the front-end design and DWA control methodology for both the temperature and capacitance sensing modes. In this work, the capacitive MEMS sensor E1.3N [28] is chosen as a design example. It exhibits a sensor base capacitance of  $\sim 6$  pF. In order to achieve a pressure resolution of 0.3 mmHg (similar to [6], [7], [10], and [12]), the targeting capacitance resolution is around  $\sim 0.3$  fF, corresponding to a resolution requirement of  $\sim 14$  bits. This sensor also shows a measured worst-case temperature coefficient of 0.8 fF/°C, and a temperature sensing accuracy of ~0.2 °C is required to effectively compensate the capacitance sensing error to be within 0.5 LSB. With reference to commercial products targeting on similar applications (e.g. wearable sensing and/or pressure/humidity monitoring applications in [29] and [30]), the temperature compensation range is set to 0 to 100 °C in this design.

#### A. Biasing Circuit and BJT-Core

The BJT-core with biasing circuit for temperature sensing is shown in Fig. 5. It consists of two identical substrate-PNPs  $Q_1$  and  $Q_2$  biased at a 1:p current ratio. The base-emitter voltage  $V_{BE1}$  ( $V_{BE2}$ ) of  $Q_1(Q_2)$  is complementary-to-absolutetemperature (CTAT), while the voltage difference  $\Delta V_{BE}$  =

 $V_{BE1} - V_{BE2}$  is proportional-to-absolute-temperature (*PTAT*). A reference voltage can then be generated as  $V_{REF}$  =  $V_{BE2} + \alpha \cdot \Delta V_{BE}$ , where  $\alpha$  is the gain factor to compensate for the temperature coefficient of  $V_{BE2}$  ( $\approx -2 \text{ mV/}^{\circ}\text{C}$ ) and  $\Delta V_{BE} \approx 0.14 \text{ mV/}^{\circ}\text{C}$  for p = 5). The exact value of  $\alpha$  can be obtained from simulations for a particular BJT device and biasing condition. In [31], the ratio  $V_{BE}/\Delta V_{BE}$  which contains the temperature information is first extracted, followed by  $\alpha$  calibration to map the nonlinear output to the digital ratio  $\mu$  using post-linearization. In this work, we utilize the output ratio  $X = K \Delta V_{BE} / V_{BE}$  for temperature measurement so as to relax the required ADC resolution, and better match the multi-sensor readout requirements by incorporating the pregain K for power saving. Even though a higher K can reduce the corresponding resolution requirement of the ADC, it can also increase the risk of overloading the integrator. Hence, we choose K = 4 to balance the ADC dynamic range and the system reliability over mismatch and process spreads. The ratiometric readout  $(\mu)$  is defined as

$$\mu = \frac{\alpha \Delta V_{BE}}{V_{BE} + \alpha \Delta V_{BE}} = \frac{\alpha' X}{1 + \alpha' X},$$
(5)

where  $\alpha' = \alpha/K$  is the gain incorporated in the digital domain.  $\mu$  is then translated to degree Celsius by using  $D_{out} = A \cdot \mu + B$ , where  $A \approx 600$  and  $B \approx -273$  are the calibration parameters [32].

In the bias circuit, a *PTAT* current  $I_{bias}$  incorporated with  $\beta$ -compensation was chosen to bias  $Q_1$  and  $Q_2$  in the core to partially cancel the  $V_{BE}$  curvature and enhance the linearity and sensing accuracy [32], [33]. In terms of the biasing core,

Z



Fig. 5. Schematic of bias circuit and BJT-core for temperature sensing (DEM of current source in BJT-core omitted for clarity).

a small BJT biasing current can increase the spread of  $V_{BE}$  and  $\Delta V_{BE}$  due to the increased non-linearity in the BJT current gain  $\beta$ . For biasing the BJT core using nA current, both the small  $\beta$  (~2 for the PNP BJT in the chosen 0.18- $\mu$ m CMOS process) and its temperature dependency can induce error in  $V_{BE}$  and  $\Delta V_{BE}$  as follows:

$$V_{BE} = \frac{kT}{q} \left[ \ln\left(\frac{I_{bias}}{I_s}\right) + \ln\left(\frac{\beta_2}{\beta_2 + 1}\right) \right], \quad (6)$$

$$\Delta V_{BE} = \frac{kT}{q} \left[ \ln\left(p\right) + \ln\left(\frac{\beta_1}{\beta_2} \cdot \frac{\beta_2 + 1}{\beta_1 + 1}\right) \right]. \tag{7}$$

From (6) and (7), it can be observed that  $\beta$  can result in gain errors, while its temperature dependence can lead to residual curvatures. Both error sources cannot be directly trimmed out using one-point calibration. Based on the extracted  $\beta$  (*T*) from simulation, we target for an error tolerance of  $\pm 0.05$  °C in order to achieve the target accuracy of  $\pm 0.2$  °C. Consequently, *I*<sub>bias</sub> is set to 17 nA. In addition, the biasing current in the BJT-core and the current mirror matching in nA-level becomes worse. To suppress the mismatch in the current sources, cascoding current mirrors (Fig. 5) with DEM and common-centroid layout are utilized to achieve a matching accuracy of 0.02%. In this design, the total front-end power is optimized to be 248 nW.

To meet the settling requirement,  $I_{bias}$  and the sampling capacitors in temperature sensing mode ( $C_{SMP}$ ) are related by [34]

$$C_{max} \le \frac{1}{2 \cdot f_{clk} \frac{KT}{q}} \cdot \left[ \frac{I_{bias}}{\ln\left(\frac{1}{\varepsilon}\right)} \right],\tag{8}$$

where  $C_{max}$  is the maximum value of  $C_{SMP}$ ,  $f_{clk}$  is the sampling clock frequency and  $\varepsilon$  is the settling accuracy. For  $f_{clk} = 2$  kHz, the corresponding  $C_{max}$  should be roughly 17.5 pF. For thermal noise considerations, we set the total inband thermal noise, given by  $4kT/(N \cdot C_{SMP})$  where N is the number of cycles in one temperature conversion, to the required quantization noise level of 8.8  $\mu$ V<sub>rms</sub>. Consequently, with N = 80 cycles, the minimum  $C_{SMP}$  can be estimated to be 2.7 pF. In this work, the total CDAC capacitance in fully differential mode is sized to be 14.08 pF with consideration of the pre-gain K, the capacitance sensing range and the CDAC feedback for fine conversion (i.e.  $N_e = 32$ ). To sufficiently reuse the CDAC in temperature sensing mode,  $C_{SMP}$  for sampling  $V_{BE1}$  or/and  $V_{BE2}$  is set to  $4 \cdot C_{REF}/5$  so as to realize the 4: 1 ratio while satisfying the above settling and thermal noise requirements.

## *B.* Front-End Configurations for Temperature/Capacitance Sensing

The operation principle of the two-step I-ADC for both the temperature and capacitance sensing modes is shown in Fig. 6. In this work, each CDAC element is implemented using a minimum-sized 5×5  $\mu$ m<sup>2</sup> MIM capacitor of 44 fF available in the selected 0.18- $\mu$ m CMOS process, with an estimated worst-case mismatch error of  $\sim 0.1\%$  (1 $\sigma$ ) based on the device characterization report with overhead (e.g. mismatch in DEM switches, routing parasitic, gradient effects). As shown in Fig. 6(a), both the sampling and integration phases in the temperature sensing mode can be accomplished within one clock cycle, effectively doubling the conversion speed. In  $\Phi_1$ , C (=32C<sub>u</sub>) samples  $V_{BE2}$  while 4C simultaneously samples  $\Delta V_{BE}$ , corresponding to a stored charge proportional to  $(4\Delta V_{BE}-V_{BE2})$ . In  $\Phi_2$ , the input is swapped and the total integrated charge becomes  $2 \times (4 \Delta V_{BE} - V_{BE2})$ . According to the value of bs, C either samples  $V_{BE2}$  (bs=0) or is switched to ground (bs=1). After 16 cycles, the output bitstream is processed by the decimation filter to obtain the 5-bit  $D_C$  for fine conversion. In the fine conversion, DEM controls a total of 32  $C_u$  to switch between ground and  $V_{BE2}$  according to  $D_C$  and bs, which is equivalent to quantizing the input signal  $4 \cdot \Delta V_{BE}$  within one of the input sub-bands of size  $V_{BE2}/32$ .

In capacitance sensing mode as shown in Fig. 6(b), the capacitive sensor  $C_S$  is connected directly to the I-ADC input. The I-ADC determines the ratio  $C_S/C_{REF}$ , where  $C_{REF} = 160 C_u$  is the on-chip reference capacitor. All the CDAC elements with a total capacitance of 14.08 pF in differential input are reused.

#### C. BDWA Control

To achieve K = 4 in temperature sensing mode with a 5-bit  $D_C$  feedback, a total of  $2^5 \times (4+1) = 160 C_u$  is required. This inevitably results in increased DEM control complexity. To resolve this issue, the block-based DWA (BDWA) method is employed for DEM control to meet the accuracy requirement while significantly reducing the implementation overhead [34]. The segmentation and control of the capacitors is described in Fig. 7. The 160 elements are divided into 24 sub-banks (each with  $5C_u$ ) and 40 unit elements so as to achieve the accurate 4:1 ratio in the temperature sensing mode and precise sub-ranging (with ratio of 32:1) during the fine conversions in both modes. The number of required control signals can be reduced by 60% when compared with the conventional DWA approach with individual control (from 160 to 64). Simulations results show that BDWA requires 52 cycles to achieve the 15-bit accuracy with a 0.1% mismatch error.



Fig. 6. Operation of sampling and integration in (a) temperature, and (b) capacitance sensing modes.

In this work, a coarse resolution of 5-b is optimal to achieve an overall resolution of 15-b based on our study in section II-B. As illustrated in Fig. 7(b), BDWA only operates in fine conversion according to the coarse output for both modes. In capacitance sensing mode, BDWA operates with a total of  $32 \ 5C_u$ -blocks. In temperature sensing mode, a total of  $32 \ C_u$  in  $C_5$  are switched between ground and  $V_{BE}$ , while the other four banks  $C_{1-4}$  are connected to  $\Delta V_{BE}$ . Due to the incomplete cycling of all the DEM elements, a residual gain error in K exists between the coarse and fine conversions, degrading the temperature sensing accuracy. Simulation results show that this error leads to a change of ~0.015% in  $\alpha$ , which is below the error bound of 0.02% as set by the target accuracy of 0.2 °C.

#### D. Complete Circuit

Fig. 8 shows the simplified schematic of the proposed capacitive sensor readout with the corresponding timing diagram. The input capacitance ( $C_s$ ) and temperature ( $V_{BE1,2}$ ) signals are multiplexed by the control signal '*sel*'. The readout can operate either as a fully-differential mode or a single-ended mode (by connecting one of the sensing terminals to the common-mode voltage) to facilitate most sensing applications. A coarse conversion cycle  $N_C = 16$  is utilized



Fig. 7. Block-based DWA Control: (a) capacitor bank segmentation; and (b) DWA control in fine conversions for both modes.

to obtain the 5-bit coarse code  $D_C$ , which will be further employed to adjust the reference for fine conversion. Before each conversion, both integrators are reset. DEM controls the switching of the CDAC in fully differential mode, denoted as  $S_{T_p,n}$  and  $S_{C_p,n}$ . The two-step I-ADC operates at an oversampling frequency of 2 kHz. The 1/f noise and offset of the amplifier are mainly suppressed by the correlated double sampling (CDS) technique. It utilized two nonoverlapping clocks  $\varphi 1$  and  $\varphi 2$ , as shown in Fig. 8. During  $\varphi 1$ , the 1/f noise and offset of the amplifier are sampled, which are effectively cancelled during the signal integration phase  $\varphi 2$ . The induced noise-folding in CDS will inevitably increase the near-DC noise floor, which should be carefully considered in the implementation. System level chopping at 250 Hz is also utilized to further suppress the residual offset [34], [35].

For the integrator, the finite DC gain of the amplifier will lead to integrator leakage and introduce dead zone. Simulation results show that the SQNR begins to degrade when the DC gain of the amplifier falls below 62 dB. As a result, the amplifier gain is designed to be >68 dB (typically 82.6 dB) to guarantee the SQNR over PVT variations via Monte-Carlo simulations. Unlike the popular inverter-based amplifier [24], [31] which draws large instantaneous current that would overburden wireless/implantable pressure sensing systems with limited power/energy resources, this work employs a subthreshold biased two-stage amplifier drawing constant current at nA level. Indirect compensation approach via split-length devices [23] is adopted by connecting the compensation capacitor  $C_c$  to an internal low impedance node in the first stage. Compared with the traditional Miller compensation approach, the non-dominant pole can be boosted



Fig. 8. Detailed schematic of the readout circuit and timing diagram.

by a factor of  $C_c/C_A$ , where  $C_A$  denotes the capacitance at node A in Fig 9. Essentially, the power consumption can be optimized by increasing  $C_c$  while ensuring the close-loop stability. Based on the nW power budget, we reduced the power in the second stage, which draws comparable current with the first stage (~36 nA) while fulfilling both the settling and stability requirements with  $C_c$  equals to 0.9 pF. The achieved DC gain, GBW and phase margin are 82.6 dB, 24 kHz and 61° with an effective loading of 10 pF, respectively. These performances are sufficient for the 15-bit I-ADC to operate at an oversampling frequency of 2 kHz. The amplifier only consumes a total power of 114 nW, including the commonmode feedback (CMFB) circuit.

#### **IV. MEASUREMENT RESULTS**

An experimental prototype of the proposed capacitive MEMS readout circuit has been fabricated in a standard 0.18- $\mu$ m 1P6M CMOS technology. It occupies an active area of 0.18 mm<sup>2</sup>, with the biasing circuit and BJT-core, two-step I-ADC with clock generation block, and the digital control logic as shown in Fig. 10(a). The digital filter and sub-ranging control is implemented in FPGA for flexibility. The performance of the chip is evaluated experimentally using a discrete trimmable capacitor (MAX1474). Table II gives the measured power breakdown at room temperature. The BJT-core is turned off in capacitance sensing mode. Fig. 11 shows



Fig. 9. Schematic of the two-stage amplifier in the integrators.

the measured power consumption via 15 chips. The averaged power consumptions for capacitance and temperature sensing modes are 549 nW and 703 nW under 1-V supplies (one for digital and one for analog).

For the capacitance measurement, we calibrated the trimmable capacitor IC (MAX1474, Maxim) down to an accuracy of <0.04 fF using the precision LCR meter (E4980A). The discrete capacitor is connected to the input of the readout in differential mode to minimize the PCB parasitics. The measured capacitance accuracy is  $\pm 0.17$  fF (1 $\sigma$ ) via 15 chips, which corresponds to 14.1 bits from 0 to 10.8 pF as shown



Fig. 10. (a) Die photo of the proposed capacitive sensor readout. (b) Assembly of the MEMS pressure sensor and the readout circuit.

TABLE II Measured Power Breakdown at Room Temperature

| Derflatter er Die als | <b>Power Consumption at Room Temperature</b> |            |  |  |  |
|-----------------------|----------------------------------------------|------------|--|--|--|
| Building Block        | Cap. Mode                                    | Temp. Mode |  |  |  |
| Bias & BJT-core       | 117 nW (BJT core turned off)                 | 252 nW     |  |  |  |
| Ctrl. Logic           | 142 nW                                       | 143 nW     |  |  |  |
| Clock Gen.            | 143 11 W                                     |            |  |  |  |
| DAC                   |                                              |            |  |  |  |
| 1st Integrator        | 282 nW                                       | 298 nW     |  |  |  |
| 2nd Integrator        | 283 II W                                     |            |  |  |  |
| Comparator            |                                              |            |  |  |  |
| Total                 | 543 nW                                       | 693 nW     |  |  |  |



Fig. 11. Measured power consumption of capacitance and temperature sensing modes (15 chips).

in Fig. 12 (a). We also measured 15 chips over the temperature range from 0 to 100 °C inside a thermal chamber (SU-261). The device under test (DUT) is placed next to a temperature reference (a Pt-100 resistor calibrated with  $\pm 0.02$  °C accuracy) inside a metal box which severs as a thermal low-pass filter. The reference temperature from Pt-100 is obtained by Tempmaster Pro (by Labfacilicity). As shown in Fig. 12(b), the measure temperature inaccuracy is  $\pm 0.18$  °C ( $3\sigma$ ) after one-point trimming at 50 °C using a linear master curve. The reduced resolution in the temperature mode is mainly due to the nonlinear relationship of  $\Delta V_{BE}/V_{BE}$  over the entire temperature range. In addition, the sensing accuracy will be degraded at low temperature due to the insufficient headroom in the biasing circuit [36], which can be resolved by increasing the supply voltage at the cost of increased power dissipation.

For system level characterization, we packaged the proposed system with an off-chip MEMS pressure sensor (E1.3N by MicroFab) as shown in Fig. 10(b). Fig. 13 illustrates the system level measurement setup. BMP085 (by Bosch), which



Fig. 12. (a) Measured capacitance error via 15 chips after individual calibration, with bold dashed lines indicating the  $\pm 3\sigma$  bounds. (b) Measured temperature error via 15 chips after one-point calibration at 50 °C, with bold dashed lines indicating the  $\pm 3\sigma$  bounds.



Fig. 13. System measurement setup of the proposed capacitive sensor readout.

is controlled by the microcontroller, serves as the reference pressure sensor with a resolution of  $7.5 \times 10^{-3}$  mmHg. The decimation filter, sub-ranging control and data logging are implemented using the FPGA board (Altera DE2-70), and the introduced delay of around 2.5  $\mu$ s is negligible in the feedback loop regarding the clock period of 500  $\mu$ s. Mixed-signal simulation shows that the sinc<sup>2</sup> digital filter and the sub-ranging controller introduce an area overhead of less than 4.5%, and a power overhead of 3.8% and 3% for the capacitance and temperature modes, respectively. During measurement, both the DUT and BMP085 are placed in a sealed container, which is then put inside the temperature chamber. The pressure in the sealed container is controlled

 TABLE III

 Performance Comparison With the State-of-the-Arts

| Parameters                       | PCAP02<br>[37]     | AD7747<br>[22]     | JSensor'15<br>[4]  | JSensor'16<br>[14] | VLSI'17<br>[11]    | This work          |
|----------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Tech. (µm)                       | N/R                | N/R                | 0.18               | 0.18               | 0.16               | 0.18               |
| Topology                         | Period Modulation  | I-ADC              | C-V+SAR ADC        | Period Modulation  | SAR+I-ADC          | Two-step<br>I-ADC  |
| Temperature                      | On-chip            | On-chip            | On-chip            | Temperature        | On-chip            | On-chip            |
| calibration method               | Temperature Sensor | Temperature Sensor | Temperature Sensor | Compensation       | Temperature Sensor | Temperature Sensor |
| Supply voltage (V)               | 3                  | 3.3                | 1.8                | 0.8                | 1.8                | 1                  |
| Temp. range (°C)                 | -20 to 60          | -40 to 125         | N/R                | -40 to 125         | -55 to 125         | 0 to 100           |
| Temp. accuracy (°C)              | $\pm 0.1$          | ±0.2               | N/R                | N/R                | ±0.2               | ±0.18 (3σ)         |
| Temp. resolution (°C)            | 0.025              | 0.1                | N/R                | N/R                | 0.004              | 0.04               |
| Input range (pF)                 | 10 to 11           | -8 to 8            | 3.4 to 4.2         | 6.41 to 9.77       | 0 to 3.8           | 0 to 10.8          |
| Cap. resolution (fF)             | 0.11               | $0.19^{\#}$        | $\pm 2.5(1\sigma)$ | 2.05               | 0.0025             | ±0.17 (1o)         |
| Meas. time (ms)                  | $400^{\circ}$      | 22 <sup>#</sup>    | 0.02               | 17.5               | 100                | 40                 |
| $P_{temp}$ ( $\mu W$ )           | 7.5^               | 2210               | N/R                | N/R                | 8.3 <sup>§</sup>   | 0.72*              |
| $P_{cap}(\mu W)$                 | 1.5                | 2510               | 70                 | 18.4               | 8.3 <sup>§</sup>   | 0.57*              |
| ENOB (bits)                      | 11.3^              | 14.3 <sup>#</sup>  | 7.3*               | $10.4^{*}$         | 18.7               | 14.1               |
| Area (mm <sup>2</sup> )          | N/R                | N/R                | 1.2                | 0.1                | 0.33               | 0.18               |
| FoM <sub>cap</sub> (pJ/convstep) | 1190               | 2519#              | 9.7                | 238                | 0.79               | 1.3                |
| $FoM_{acc}$ (nJ% <sup>2</sup> )  | 188                | 2987               | N/R                | N/R                | 40                 | 3.7                |
| $FoM_{res}(pJ^{\circ}C^{2})$     | 1875               | 254100             | N/R                | N/R                | 8                  | 46                 |

\* Extracted from the corresponding literature

<sup>#</sup> Extracted data for low power consumption mode

<sup>§</sup> Power for digital filter not included



Fig. 14. System level measurement: (a) pressure accuracy before and after temperature compensation; and (b) close-up after calibration.

externally. The DUT is calibrated by varying the environment pressure under different temperature settings (10°C steps from 0 to 100°C), and the resultant lookup table is utilized for real time calibration using linear interpolation. Fig. 14 shows that a >150× improvement in the measured pressure error (reduced from  $\pm 67$  mmHg to  $\pm 0.44$  mmHg) is achieved after temperature compensation. The standard deviation is less than 0.5 mmHg with 100 measurements taken at each temperature. The pressure accuracy is 0.34 mmHg (1 $\sigma$ ) over the entire temperature range, making it suitable for practical wireless sensing applications. Fig. 15 shows the dynamic performance with respect to a reference pressure sensor, and the measured standard deviation is 0.29 mmHg.

We benchmark our work with similar sensor interfaces with built-in temperature compensation as in Table III, in which the  $FOM_{cap}$  is calculated as [9]

$$FoM_{cap} = \frac{P \times T_{meas.}}{2^{ENOB}},\tag{9}$$

where P is the power consumption,  $T_{meas.}$  denotes the conversion time in one measurement, and *ENOB* is the effective

Ê Extracted data for similar capacitance resolution

Estimated power for digital controller included



Fig. 15. Dynamic pressure measurement with a reference pressure sensor.

number of bits given as in (10)

$$ENOB = \frac{20\log\left(\frac{Input \ range}{2\sqrt{2}\times Cap.res.}\right) - 1.76}{6.02}.$$
 (10)

The resolution FoM (FoM<sub>res</sub>) and accuracy FoM (FoM<sub>acc</sub>) are defined as [31]

$$FoM_{res} = P \times T_{meas.} \times Resolution^2, \tag{11}$$

$$FoM_{acc} = P \times T_{meas.} \times \left(100 \times \frac{Max.Error}{Temp.\ range}\right)^2$$
. (12)

When compared with capacitive sensing systems with temperature calibration in both commercial products [22], [37] and literatures [4], [14], this work achieves nW power consumption with similar capacitance and temperature accuracies, which is benefited from the improved linearity and intrinsic property of the two-step I-ADC with optimal coarse/fine bit allocations. Although [11] achieves >60% better energy efficiency, it essentially burns >10× higher power while occupying >80% larger area using similar technology nodes. Finally, the proposed sensor interface with built-in temperature sensor achieves the highest power efficiency, competitive FoM<sub>cap</sub>,  $FoM_{res}$  and  $FoM_{acc}$ , and compact area, making it suitable for those energy- and area-constrained systems.

#### V. CONCLUSION

This work demonstrates a nano-watt class high accuracy capacitive sensor readout with on-chip temperature drift compensation by reusing an energy-efficient incremental ADC, achieving the state-of-the-art performance. More importantly, we introduce a systematic investigation on the optimal coarse/fine bit allocations for two-step I-ADCs in the presence of mismatch errors, and reveal that they even result in inferior performance when compared with the conventional I-ADC. The fabricated prototype was individually characterized for capacitance and temperature sensing modes, and also packaged with a commercial MEMS pressure sensor for system level validation. The competitive performance makes it a promising candidate for energy-efficient high accuracy capacitance sensing applications.

#### REFERENCES

- A. Alhoshany, H. Omran, and K. N. Salama, "A 45.8 fJ/Step, energyefficient, differential SAR capacitance-to-digital converter for capacitive pressure sensing," *Sens. Actuators A, Phys.*, vol. 245, pp. 10–18, Jul. 2016.
- [2] H. Ha, D. Sylvester, D. Blaauw, and J.-Y. Sim, "A 160 nW 63.9 fJ/conversion-step capacitance-to-digital converter for ultra-low-power wireless sensor nodes," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 220–221.
- [3] M. M. Ghanbari, J. M. Tsai, A. Nirmalathas, R. Muller, and S. Gambini, "An energy-efficient miniaturized intracranial pressure monitoring system," *IEEE J. Solid-State Circuits*, vol. 52, no. 3, pp. 720–734, Mar. 2017.
- [4] S. Wang and C. Dehollain, "Design and implementation of a 46-kS/s CMOS SC dual-mode capacitive sensor interface with 50-dB SNR and 0.7% nonlinearity," *IEEE Sensors J.*, vol. 15, no. 2, pp. 1077–1090, Feb. 2015.
- [5] B. Li, L. Sun, C.-T. Ko, A. K.-Y. Wong, and K.-P. Pun, "A high-linearity capacitance-to-digital converter suppressing charge errors from bottomplate switches," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 61, no. 7, pp. 1928–1941, Jul. 2014.
- [6] M. H. Ghaed *et al.*, "Circuits for a cubic-millimeter energy-autonomous wireless intraocular pressure monitor," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 60, no. 12, pp. 3152–3162, Dec. 2013.
- [7] S. Oh *et al.*, "A dual-slope capacitance-to-digital converter integrated in an implantable pressure-sensing system," *IEEE J. Solid-State Circuits*, vol. 50, no. 7, pp. 1581–1591, Jul. 2015.
- [8] W. Jung, S. Jeong, S. Oh, D. Sylvester, and D. Blaauw, "A 0.7 pF-to-10 nF fully digital capacitance-to-digital converter using iterative delaychain discharge," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2015, pp. 1–3.
- [9] H. Danneels, K. Coddens, and G. Gielen, "A fully-digital, 0.3 V, 270 nW capacitive sensor interface without external references," in *Proc. IEEE ESSCIRC*, Sep. 2011, pp. 287–290.
- [10] S. Oh, W. Jung, K. Yang, D. Blaauw, and D. Sylvester, "15.4 b incremental sigma-delta capacitance-to-digital converter with zoom-in 9b asynchronous SAR," in *IEEE Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 2014, pp. 177–178.
- [11] B. Yousefzadeh, W. Wu, B. Buter, K. Makinwa, and M. A. P. Pertijs, "A compact sensor readout circuit with combined temperature, capacitance and voltage sensing functionality," in *IEEE Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 2014, pp. 1–2.
- [12] Y.-C. Shih, T. Shen, and B. P. Otis, "A 2.3 μW wireless intraocular pressure/temperature monitor," *IEEE J. Solid-State Circuits*, vol. 46, no. 11, pp. 2592–2601, Nov. 2011.
- [13] Y. He, Z.-Y. Chang, L. Pakula, S. H. Shalmany, and M. A. P. Pertijs, "A 0.05 mm<sup>2</sup> 1 V capacitance-to-digital converter based on period modulation," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2015, pp. 1–3.

- [14] A. K. George, J. Lee, Z. H. Kong, and M. Je, "A 0.8 V supplyand temperature-insensitive capacitance-to-digital converter in 0.18- $\mu$ m CMOS," *IEEE Sensors J.*, vol. 16, no. 13, pp. 5354–5364, Jul. 2016.
- [15] W. P. Chan *et al.*, "A monolithically integrated pressure/ oxygen/temperature sensing SoC for multimodality intracranial neuromonitoring," *IEEE J. Solid-State Circuits*, vol. 49, no. 11, pp. 2449–2461, Nov. 2014.
- [16] J.-C. Chiou *et al.*, "Toward a wirelessly powered on-lens intraocular pressure monitoring system," *IEEE J. Biomed. Health Inf.*, vol. 20, no. 5, pp. 1216–1224, Sep. 2016.
- [17] Y.-J. Huang *et al.*, "A self-powered CMOS reconfigurable multi-sensor SoC for biomedical applications," *IEEE J. Solid-State Circuits*, vol. 49, no. 4, pp. 851–866, Apr. 2014.
- [18] S. Choi *et al.*, "A multisensor mobile interface for industrial environment and healthcare monitoring," *IEEE Trans. Ind. Electron.*, vol. 64, no. 3, pp. 2344–2352, Mar. 2017.
- [19] H. Omran, A. Alhoshany, H. Alahmadi, and K. N. Salama, "A 33 fJ/step SAR capacitance-to-digital converter using a chain of inverter-based amplifiers," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 64, no. 2, pp. 310–321, Feb. 2017.
- [20] Y. Jung, Q. Duan, and J. Roh, "A 17.4-b delta-sigma capacitanceto-digital converter for one-terminal capacitive sensors," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 64, no. 10, pp. 1122–1126, Oct. 2017.
- [21] A. Sanyal and N. Sun, "An energy-efficient hybrid SAR-VCO ΔΣ capacitance-to-digital converter in 40-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 52, no. 7, pp. 1966–1976, Jul. 2017.
- [22] Analog Device. AD7747. Accessed: Feb. 13, 2018. [Online]. Available: http://www.analog.com/en/products/analog-to-digital-converters
- [23] V. Saxena and R. J. Baker, "Compensation of CMOS op-amps using split-length transistors," in *Proc. IEEE Midwest Symp. Circuits Syst. (MWSCAS)*, Aug. 2008, pp. 109–112.
- [24] Y. Chae, K. Souri, and K. A. A. Makinwa, "A 6.3  $\mu$ W 20 bit incremental zoom-ADC with 6 ppm INL and 1  $\mu$ V offsett," *IEEE J. Solid-State Circuits*, vol. 48, no. 12, pp. 3019–3027, Dec. 2013.
- [25] C.-H. Chen, Y. Zhang, T. He, P. Y. Chiang, and G. C. Temes, "A micropower two-step incremental analog-to-digital converter," *IEEE J. Solid-State Circuits*, vol. 50, no. 8, pp. 1796–1808, Aug. 2015.
- [26] J. Steensgaard *et al.*, "Noise–power optimization of incremental data converters," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 55, no. 5, pp. 1289–1296, Jun. 2008.
- [27] J. Markus, J. Silva, and G. C. Temes, "Theory and applications of incremental ΔΣ converters," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 51, no. 4, pp. 678–690, Apr. 2004.
- [28] Microfab. *E1.3N*. Accessed: Feb. 13, 2018. [Online]. Available: http://www.microfab.de
- [29] Connect Sense. Wireless Temperature Sensor. Accessed: Feb. 13, 2018. [Online]. Available: https://www.connectsense.com/ wireless-temperature-sensor
- [30] Xtel. XtelFOB. Accessed: Feb. 13, 2018. [Online]. Available: http://xtel.dk/en/iot-technology/xtel-iot-sensor-platform/
- [31] K. Souri, Y. Chae, and K. A. A. Makinwa, "A CMOS temperature sensor with a voltage-calibrated inaccuracy of  $\pm 0.15$  °C ( $3\sigma$ ) from -55 °C to 125 °C," *IEEE J. Solid-State Circuits*, vol. 48, no. 1, pp. 292–301, Jan. 2013.
- [32] M. A. P. Pertijs and J. H. Huijsing, *Precision Temperature Sensors in CMOS Technology*. Dordrecht, The Netherlands: Springer, 2006.
- [33] C. Deng, Y. Sheng, S. Wang, W. Hu, S. Diao, and D. Qian, "A CMOS smart temperature sensor with single-point calibration method for clinical use," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 63, no. 2, pp. 136–140, Feb. 2016.
- [34] M.-K. Law, S. Lu, T. Wu, A. Bermak, P.-I. Mak, and R. P. Martins, "A 1.1  $\mu$ W CMOS smart temperature sensor with an inaccuracy of  $\pm 0.2$  °C ( $3\sigma$ ) for clinical temperature monitoring," *IEEE Sensor J.*, vol. 16, no. 8, pp. 2272–2281, Apr. 2016.
- [35] V. Quiquempoix *et al.*, "A low-power 22-bit incremental ADC," *IEEE J. Solid-State Circuits*, vol. 41, no. 7, pp. 1562–1571, Jul. 2006.
- [36] K. Souri, Y. Chae, F. Thus, and K. A. A. Makinwa, "A 0.85 V 600 nW all-CMOS temperature sensor with an inaccuracy of ±0.4 °C (3σ) from -40 to 125 °C," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 222–223.
- [37] AMS. PCAP0. Accessed: Feb. 13, 2018. [Online]. Available: http://ams.com/eng/Products/Sensor-Interfaces



**Tan-Tan Zhang** (S'16) received the B.Sc. degree in electrical engineering and automation from Fuzhou University, Fuzhou, China, in 2008, and the M.Sc. degree in E.E.E (now E.C.E) from the University of Macau (UM), Macau, China, in 2010, where he is currently pursuing the Ph.D. degree with the State Key Laboratory of Analog and Mixed-Signal VLSI, Faculty of Science and Technology– Electrical and Computer Engineering.

His research interests are on ultra-low power circuits and systems for biomedical applications and

energy-efficient sensor interfaces. He was a recipient of the Student Travel Granted Award at the IEEE International Solid-State Circuits Conference in 2017.



**Man-Kay Law** (M'11–SM'16) received the B.Sc. degree in computer engineering and the Ph.D. degree in electronic and computer engineering from The Hong Kong University of Science and Technology (HKUST), in 2006 and 2011, respectively. In 2011, he joined HKUST as a Visiting Assistant Professor. He is currently an Associate Professor with the State Key Laboratory of Analog and Mixed-Signal VLSI, Faculty of Science and Technology, University of Macau, Macau.

His research interests are on the development of ultra-low power sensing circuits and integrated energy harvesting techniques for wireless and biomedical applications. He developed an ultra-low power fully integrated CMOS temperature sensing passive UHF RFID tag together with the Zhejiang Advanced Manufacturing Institute and HKUST. He has authored or co-authored over 50 technical journals and conference papers and holds three U.S. patents.

Dr. Law was a member of the Technical Program Committee of Asia Symposium on Quality Electronic Design from 2012 to 2013, the Review Committee Member of the IEEE International Symposium on Circuits and Systems from 2012 to 2015, Biomedical Circuits and Systems Conference from 2012 to 2015, International Symposium on Integrated Circuits 2014, and the University Design Contest Co-Chair of Asia and South Pacific Design Automation Conference 2016. He serves as a technical committee member in both the IEEE CAS Committee on Sensory Systems and Biomedical Circuits and Systems. He is also an ITPC member of the IEEE International Solid-State Circuits Conference.



**Pui-In Mak** (S'00–M'08–SM'11) received the Ph.D. degree from the University of Macau (UM), Macau, China, in 2006.

He is currently a Full Professor with the Faculty of Science and Technology–Electrical and Computer Engineering, UM, and the Associate Director (Research) of the UM State Key Laboratory of Analog and Mixed-Signal VLSI. His research interests are on analog and radio-frequency circuits and systems for wireless and multidisciplinary innovations. Dr. Mak was a TPC Member of A-SSCC from

2013 to 2016, ESSCIRC in 2016, and ISSCC in 2016. He was a TPC Vice Co-Chair of ASP-DAC in 2016. He is/was Distinguished Lecturer of the IEEE Circuits and Systems Society from 2014 to 2015 and the IEEE Solid-State Circuits Society from 2017 to 2018. He was a co-recipient of the DAC/ISSCC Student Paper Award'05, the CASS Outstanding Young Author Award'10, the National Scientific and Technological Progress Award'11, the Best Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II from 2012 to 2013, the A-SSCC Distinguished Design Award'15, and the ISSCC Silkroad Award'16. In 2005, he was honored with the Honorary Title of Value for scientific merits by the Macau Government. He was an Editorial Board Member of the IEEE Press from 2014 to 2016, a member of Board-of-Governors of the IEEE Circuits and Systems Society from 2009 to 2011, a Senior Editor of the IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS from 2014 to 2015, a Guest Editor of the IEEE RFIC VIRTUAL JOURNAL in 2014 and the IEEE JOURNAL OF SOLID-STATE CIRCUITS in 2018, an Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I from 2010 to 2011 and from 2014 to 2015, the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II from 2010 to 2013, and the IEEE SOLID-STATE CIRCUITS LETTERS in 2017.



Mang-I Vai (M'92–SM'06) received the Ph.D. degree in electrical and electronics engineering from the University of Macau, Macau, China, in 2002. He has been involved in research in the areas of digital signal processing and embedded systems since 1984. He is currently the Coordinator of the State Key Laboratory of Analog and Mixed-Signal VLSI and an Associate Professor of Electrical and Computer Engineering with the Faculty of Science and Technology, University of Macau.



**Rui P. Martins** (M'88–SM'99–F'08) was born in Lisboa, Portugal, in 1957. He received the bachelor's, master's, Ph.D. degrees, and the Habilitation for Full Professor in electrical engineering and computers from the Department of Electrical and Computer Engineering, Instituto Superior Técnico (IST), Technical University (TU) of Lisbon, Portugal, in 1980, 1985, 1992, and 2001, respectively.

He has been with the Department of Electrical and Computer Engineering/IST, TU of Lisbon (since 2013 University of Lisbon), since 1980. Since 1992,

he has been on leave from IST, University of Lisbon, and is also with the Department of Electrical and Computer Engineering, Faculty of Science and Technology (FST), University of Macau (UM), Macau, China, where he has been a Chair-Professor since 2013. In FST, he was the Dean of the Faculty from 1994 to 1997 and he has been the Vice-Rector of UM since 1997. From 2008, after the reform of the UM Charter, he was nominated after open international recruitment and reappointed in 2013 as the Vice-Rector (Research) until 2018. Within the scope of his teaching and research activities, he has taught 21 bachelor's and master's courses and, in UM, has supervised (or co-supervised) 44 theses, Ph.D. (23), and master's (21). He was a Co-Founder of Chipidea Microelectronics, Macao (now Synopsys), in 2001/2002, and in 2003 he created the Analog and Mixed-Signal VLSI Research Laboratory, UM, elevated in 2011 to the State Key Laboratory of China (the first in engineering in Macao), being its Founding Director. He has co-authored seven books and 11 book chapters; holds 30 patents, USA (28), and Taiwan (2); 430 papers, in scientific journals (140) and in conference proceedings (290); and other 63 academic works, in a total of 541 publications.

Dr. Martins was the recipient of two government decorations: the Medal of Professional Merit from Macao Government (Portuguese Administration) in 1999, and the Honorary Title of Value from Macao SAR Government (Chinese Administration) in 2001. He received the IEEE Council on Electronic Design Automation Outstanding Service Award 2016. He was the Founding Chairman of both the IEEE Macau Section from 2003 to 2005 and the IEEE Macau Joint-Chapter on Circuits and Systems (CAS)/Communications from 2005 to 2008 [2009 World Chapter of the Year of IEEE CAS Society (CASS)]. He was the General Chair of the 2008 IEEE Asia-Pacific Conference on CAS-APCCAS'2008, and was the Vice President for Region 10 (Asia, Australia, and the Pacific) of the IEEE CASS from 2009 to 2011. He was the Vice President (World) Regional Activities and Membership of the IEEE CASS from 2012 to 2013, and an Associate Editor of IEEE TRANSACTIONS ON CAS II: EXPRESS BRIEFS from 2010 to 2013, nominated a Best Associate Editor of T-CAS II for 2012-2013. He was a member of the IEEE CASS Fellow Evaluation Committee in 2013, 2014, and 2019, and the CAS Society Representative in the Nominating Committee, for the election in 2014, of the Division I (CASS/EDS/SSCS)-Director of the IEEE. He was the General Chair of the ACM/IEEE Asia South Pacific Design Automation Conference-ASP-DAC'2016. He was a Nominations Committee Member of the IEEE CASS from 2016 to 2017 and the Chair of the IEEE CASS Fellow Evaluation Committee (Class 2018). In representation of UM was one of the Vice-Presidents from 2005 to 2014 and the President from 2014 to 2017 of the Association of Portuguese Speaking Universities. In 2010, he was elected, unanimously, as a Corresponding Member of the Portuguese Academy of Sciences, Lisbon, being the only Portuguese Academician living in Asia.