# A 2.4 GHz ZigBee Receiver Exploiting an RF-to-BB-Current-Reuse Blixer + Hybrid Filter Topology in 65 nm CMOS

Zhicheng Lin, Pui-In Mak, Senior Member, IEEE, and Rui P. Martins, Fellow, IEEE

Abstract-A 2.4 GHz ZigBee receiver unifying a balun-LNA-I/Q-mixer (Blixer) and a baseband (BB) hybrid filter in one cell is fabricated in 65 nm CMOS. Without any external components, wideband input matching and passive pre-gain are concurrently achieved via co-optimizing an integrated low-Q network with a balun-LNA. The latter also features active-gain boosting and partial-noise canceling to enhance the gain and noise figure (NF). Above the balun-LNA are I/Q double-balanced mixers driven by a 4-phase 25% LO for downconversion and gain-phase balancing. The generated BB currents are immediately filtered by an IF-noise-shaping current-mode Biquad and a complex-pole load, offering first-order image rejection and third-order channel selection directly atop the Blixer. Together with other BB and LO circuitries, the receiver measures 8.5 dB NF, 57 dB gain and -6-dBm IIP3<sub>out-band</sub> at 1.7 mW power and 0.24 mm<sup>2</sup> die size. The S<sub>11</sub>-bandwidth (<-10 dB) covers 2.25 to 3.55 GHz being robust to packaging variations. Most performance metrics compare favorably with the state-of-the-art.

Index Terms—Balun low-noise amplifier (Balun-LNA), CMOS, current reuse, hybrid filter, local oscillator (LO), mixer, noise figure (NF), noise-canceling, noise-shaping, output balancing, polyphase filter (PPF), RC-CR network, receiver, voltage-controlled oscillator (VCO), wireless, ZigBee.

#### I. INTRODUCTION

U LTRA-LOW-POWER (ULP) radios have essentially underpinned the development of short-range wireless technologies [1] such as personal/body-area networks and Internet of Things. The main challenges faced by those ULP radios are the stringent power and area budgets, and the pressure of minimum external components to save cost and system volume. Balancing them with the performance metrics such as noise figure (NF), linearity and input matching involves many design tradeoffs at both architecture and circuit levels.

Manuscript received August 04, 2013; revised December 04, 2013; accepted March 09, 2014. Date of publication March 31, 2014; date of current version May 28, 2014. This paper was approved by Associate Editor Jacques Christophe Rudell. This work was supported by the Macao Science and Technology Development Fund (FDCT) and the Research Committee of University of Macau—MYRG114(Y1-L4)-FST13-MPI.

Z. Lin and P.-I. Mak are with the State Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Avenida Padre Tomas Pereira, Taipa, Macao SAR, China (e-mail: pimak@umac.mo).

R. P. Martins is with the State Key Laboratory of Analog and Mixed-Signal VLSI, University of Macau, Avenida Padre Tomas Pereira, Taipa, Macao SAR, China, on leave from Instituto Superior Técnico, University of Lisbon, Portugal.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2014.2311793

Ultra-low-voltage receivers have been extensively studied for short-range ZigBee, Bluetooth and energy-harvesting applications [2]–[5]. Yet, the lack of voltage headroom will limit the signal swing and transistor's  $f_T$ , imposing the need of bulky inductors or transformers to facilitate the biasing and tune out the parasitics. Thus, the die area is easily penalized, such as 5.76 mm<sup>2</sup> in [4] and 2.5 mm<sup>2</sup> in [5]. In fact, the current-reuse topologies should benefit more from technology scaling when the NF is less demanding. Advanced process nodes such as 65 nm CMOS feature sufficiently high- $f_T$  and low-V<sub>T</sub> transistors for GHz circuits to operate at very small bias currents. Unsurprisingly, when cascoding the building blocks for current reuse, such as the low-noise amplifier (LNA) plus mixer [6], the RF bandwidth and linearity can be improved as well, by avoiding any high-impedance nodes at their interface.

Several NF-relaxed current-reuse receivers have been reported. The LNA-Mixers-VCO (LMV) cell [7] is illustrated in Fig. 1. Sharing the bias current among more blocks successfully saves the power (2.4 mW), but the NF, gain and  $S_{11}$  are sensitive to its external high-Q inductor ( $L_{ext}$ ) for narrowband input matching and passive pre-gain. Also, under the same bias current, it is hard to optimize the LNA's NF (RF path) with the phase noise of the VCO (LO path). Finally, although a single VCO can save area, the narrow-band I/Q generation has to be embedded into the LNA, rendering the I/Q accuracy more susceptible to process variations.

To return the I/Q generation back to the LO path, [8] adopted two VCOs to tailor a quadrature LMV (QLMV) cell. Although its power is further optimized (1 mW), three on-chip inductors and one off-chip balun are entailed, penalizing the die size and system cost. Also, both LMV and QLMV cells share the same pitfall that only a 50%-duty-cycle LO (50% LO) can be used for the mixing, which is less effective than 25% LO in terms of gain (i.e., 3 dB higher), NF and I/Q isolation [6]. Finally, as their baseband (BB) channel selection and image rejection are out of their current-reuse paths, any large out-band blockers will be converted into voltages before filtering. This fact constitutes a hard tradeoff between noise, linearity and power (i.e., 1.2 mW BB power in [7] and 5.2 mW BB power in [8]).

Another example is the current-reuse circuit-reuse receiver reported in [9]. It merges the RF LNA and BB transimpedance amplifier (TIA) in one cell [Fig. 2(a)]. A conceptual view of its operation is given in Fig. 2(b). Without the VCO, and by using



Fig. 1. LMV cell [6].  $L_{ext}$  is external for narrowband input matching and pre-gain. One LC-tank VCO saves the chip area, but putting the I/Q generation in the LNA ( $M_1-M_2$ ) degrades NF. Only single-balanced mixers ( $M_3-M_4$ ) can be used.



Fig. 2. (a) Circuit-reuse receiver merging RF LNA and BB TIA [9]. (b) Its single-ended equivalent circuit illustrating its RF-to-BB operation conceptually (from right to left).

passive mixers, this topology can reserve more voltage headroom for the dynamic range. A RF balun is nevertheless entailed for its fully-differential operation, and several constraints limit its NF and linearity: 1) the LNA and TIA must be biased at the same current; 2) the LNA's NF should benefit more from short-channel devices for  $M_{1-2}$ , but the BB TIA prefers long-channel ones to lower the 1/f noise; and 3) any out-band blockers will be amplified at the LNA's (TIA's) output before deep BB filtering.

This paper describes the details of an extensive-current-reuse ZigBee receiver [10] with most RF-to-BB functions merged in one cell, while avoiding any external components for input-impedance matching. Together with a number of ULP circuits and optimization techniques, the receiver fabricated in 65 nm CMOS measures high performances in terms of IIP3,  $S_{11}$ - bandwidth, power and area efficiencies with respect to the prior art.

Section II overviews the receiver architecture. Section III details the implementation of key building blocks. Measurement results and performance benchmarks are summarized in Section IV, and conclusions are given in Section V.

#### II. PROPOSED CURRENT-REUSE RECEIVER ARCHITECTURE

The block diagram is depicted in Fig. 3. As discussed above and detailed in [8] for the QLMV cell, merging the LO path with the signal path is not that desirable, as they will add noise to each other and induce signal loss. In fact, stacking of building blocks should be in conformity with the signal flow from RF to BB, such that all bias currents serve only the signal currents. In this work, the LO path is separated, which also facilitates the use of a 25% LO for better overall performance than in its 50% counterpart. The single-ended RF input  $(V_{RF})$  is taken by a low-Q input-matching network before reaching the Balun-LNA-I/Q-Mixer (Blixer). Merging the latter with the hybrid filter not only saves power, but also reduces the voltage swing at internal nodes benefitting the linearity. The wideband input-matching network is also responsible for the pre-gain to enhance the NF. Unlike the LMV cell that only can utilize single-balanced mixers [7], here the balun-LNA featuring a differential output ( $\pm i_{LNA}$ ) allows the use of double-balanced mixers (DBMs). Driven by a 4-phase 25% LO, the I/Q-DBMs with a large output resistance robustly correct the differential imbalances of  $\pm i_{\rm LNA}.$  The balanced BB currents ( $\pm i_{MIX,I}$  and  $\pm i_{MIX,Q}$ ) are then filtered directly in the current domain by a current-mode Biquad stacked atop the DBM. The Biquad features in-band noise-shaping centered at the desired intermediate frequency (IF, 2 MHz). Only the filtered output currents ( $\pm i_{rLPF,I}$  and  $\pm i_{rLPF,Q}$ ) are returned as voltages  $(\pm V_{o,I} \text{ and } \pm V_{o,Q})$  through the complex-pole load, which performs both image rejection and channel selection. Out of the current-reuse path there is a high-swing variable-gain amplifier (VGA). It essentially deals with the gain loss of its succeeding three-stage RC-CR polyphase filter (PPF), which is responsible for large and robust image rejection over mismatches and process variations. The final stage is an inverter amplifier before 50  $\Omega$  test buffering. The 4-phase 25% LO can be generated by an external 4.8 GHz reference  $(LO_{ext})$  after a divide-by-2 (DIV1) that features 50%-input 25%-output, or from an integrated 10 GHz VCO after DIV1 and DIV2 (25%-input 25%-output) for additional testability.



Fig. 3. Proposed RF-to-BB-current-reuse ZigBee receiver.



Fig. 4. (a) Proposed wideband input matching network, balun-LNA and I/Q-DBMs (Q channel is omitted and the load is simplified as  $R_L$ ). (b) Variation of  $S_{11}$ -bandwidth with bondwire inductance  $L_{BW}$ . (c) Power of  $A_{GB}$  versus NF.

#### III. CIRCUIT IMPLEMENTATION

#### A. Wideband Input-Matching Network

Its schematic is illustrated in Fig. 4(a). A low-Q inductor  $(L_M)$  and two tapped capacitors  $(C_p \text{ and } C_M)$  are employed for impedance down-conversion resonant and passive pre-gain. A high-Q inductor is unnecessary since the Q of the LC matching is dominated by the low input resistance of the LNA. Thus, a

low-Q inductor results in area savings, while averting the need of an external inductor for cost savings.  $L_M$  also serves as the bias inductor for  $M_1$ .  $R_p$  is the parallel shunt resistance of  $L_M$ .  $C_p$  stands for the parasitic capacitance from the pad and ESD diodes.  $R_{in}$  and  $C_{in}$  are the equivalent resistance and capacitance at node  $V_{in}$ , respectively.  $R'_{in}$  is the downconversion resistance of  $R_{in}$ .  $L_{BW}$  is the bondwire inductance and  $R_s$  is the source resistance. To simplify the analysis, we first omit  $L_{BW}$  and  $C_{in}$ , so that  $L_M$ ,  $C_p$ ,  $C_M$ ,  $R_S$  and  $R_T$  (=  $R_p//R_{in}$ ) together

form a tapped capacitor facilitating the input matching. Generally,  $S_{11} \leq -10~\text{dB}$  is required and the desired value of  $R_{\rm in}'$  is from 26 to 97  $\Omega$  over the frequency band of interest. Thus, given the  $R_T$  and  $C_M$  values, the tolerable  $C_p$  can be derived from  $R_{\rm in}^{*} = R_T (C_M/(C_M+C_p))^2$ . The pre-gain value  $(A_{\rm pre,amp})$  from  $V_{\rm RF}$  to  $V_{\rm in}$  is derived from  $V_{\rm in}^2/2R_T = V_{\rm RF}^2/2R_S$ , which can be simplified as  $A_{\rm pre,amp} = \sqrt{R_T/R_S}$ . The -3~dB bandwidth of  $A_{\rm pre,amp}$  is related to the network's quality factor  $(Q_n)$  as given by:  $Q_n = R_T/2\omega_0L_M = \omega_0/\omega_{-3dB}$ , with  $\omega_0 = 1/\sqrt{L_MC_{\rm EQ}}$  and  $C_{\rm EQ} = C_MC_p/(C_M+C_p)$ .

In our design ( $R_T = 150 \ \Omega$ ,  $C_M = 1.5 \ pF$ ,  $L_M = 4.16 \ nH$ ,  $R_p = 600 \ \Omega$ ,  $C_p = 1 \ pF$ , and  $R_{in} = 200 \ \Omega$ ),  $A_{pre,amp}$  has a passband gain of ~4.7 dB over a 2.4 GHz bandwidth (at  $RF = 2.4 \ GHz$ ) under a low  $Q_n$  of 1. Thus, the tolerable  $C_p$  is sufficiently wide (0.37 to 2.1 pF). The low-Q  $L_M$  is extremely compact (0.048 mm<sup>2</sup>) in the layout and induces a small parasitic capacitance (~ 260 fF, part of  $C_{in}$ ). Fig. 4(b) demonstrates the robustness of  $S_{11}$ -bandwidth against  $L_{BW}$  from 0.5 to 2.5 nH. The variation of  $C_{in}$  to  $S_{11}$ -bandwidth was also studied. From simulations, the tolerable  $C_{in}$  is 300 to 500 fF at  $L_{BW} = 1.5 \ nH$ . The correlation between  $S_{11}$ -bandwidth and  $Q_n$  is derived in Appendix A.

# B. Balun-LNA With Active Gain Boost and Partial Noise Canceling

The common-gate (CG) common-source (CS) balun-LNA [11] avoids the off-chip balun and achieves a low NF by noise canceling, but the asymmetric CG-CS transconductances and loads make the output balancing not wideband consistent. Both [6] and [12] have addressed this issue. In [6], output balancing is achieved by scaling  $M_{5-8}$  with cross-connection at BB, but that is incompatible with this work that includes a hybrid filter. In [12], by introducing an AC-coupled CS branch and a differential current balancer (DCB), the same load is allowed for both CS and CG branches for wideband output balancing. Thus, the NF of such a balun-LNA can be optimized independently. This technique is transferred to this ULP design, but only with the I/Q-DBMs inherently serve as the DCB, avoiding a high voltage supply [12]. The detailed schematic is depicted in Fig. 4(a). To maximize the voltage headroom,  $M_1$  (with  $g_{m,CG}$ ) and  $M_2$  (with  $g_{m,CS}$ ) were sized with non-minimum channel length (L = 0.18  $\mu$ m) to lower their  $V_T$ . The AC-coupled gain stage is a self-biased inverter amplifier  $(\mathrm{A}_{\mathrm{GB}})$  powered at 0.6-V  $(\mathrm{V}_{\mathrm{DD06}})$  to enhance its transconductance (g<sub>m,AGB</sub>)-to-current ratio. It gain-boosts the CS branch while creating a loop gain around  $M_1$  to enhance its effective transconductance under less bias current (IBIAS). This scheme also allows the same  $I_{BIAS}$  for both  $M_1$  and  $M_2$ , requiring no scaling of load (i.e., only R<sub>L</sub>). Furthermore, a small I<sub>BIAS</sub> lowers the supply requirement, making a 1.2 V supply (V<sub>DD12</sub>) still adequate for the Blixer and hybrid filter, while relaxing the required LO swing (LO<sub>IP</sub> and LO<sub>In</sub>).  $C_{1-3}$ for biasing are typical metal-oxide-metal (MoM) capacitors to minimize the parasitics.

The balun-LNA features partial-noise canceling. To simplify the study, we ignore the noise induced by DBM ( $M_5-M_8$ ) and the effect of channel-length modulation. The noise transfer function (TF) of  $M_1$ 's noise ( $I_{n,CG}$ ) to the BB differential output  $(V_{o,Ip}-V_{o,In})$  can be derived when  $LO_{Ip}$  is high, and the input impedance is matched:

$$\mathrm{TF}_{\mathrm{I}_{\mathrm{n},\mathrm{CG}}} = -\frac{1}{2} \left( \mathrm{R}_{\mathrm{L}} - \mathrm{R}_{\mathrm{in}} \mathrm{G}_{\mathrm{m},\mathrm{CS}} \mathrm{R}_{\mathrm{L}} \right) \tag{1}$$

where  $G_{m,CS} = g_{m,CS} + g_{m,AGB}$ . The noise of  $M_1$  can be fully canceled if  $R_{in}G_{m,CS} = 1$  is satisfied. However, as analyzed in Section III-A,  $R_{in} \approx 200 \Omega$  is desired for input matching at low power. Thus,  $G_{m,CS}$  should be  $\approx 5 \text{ mS}$ , rendering the noises of  $G_{m,CS}$  and  $R_L$  still significant. Thus, device sizings for *full* noise cancellation of  $M_1$  should not lead to the lowest total NF (NF<sub>total</sub>). In fact, one can get a more optimized  $G_{m,CS}$  (via  $g_{m,AGB}$ ) for stronger reduction of noise from  $G_{m,CS}$  and  $R_L$ , instead of that from  $M_1$ . Although this noise-canceling principle has been discussed in [13] for its single-ended LNA, the output balancing was not a concern there. In this work, the optimization process is alleviated since the output balancing and NF are decoupled. The simulated  $NF_{total}$  up to the  $V_{o,Ip}$  and  $V_{o,In}$  nodes against the power given to the  $A_{GB}$  is given in Fig. 4(c).  $NF_{total}$ is reduced from 5.5 dB at 0.3 mW to 4.9 dB at 0.6 mW, but is back to 5 dB at 0.9 mW. Due to the use of passive pre-gain and a larger  $R_p$  that is ~3 times  $R_{in}$ , the noise contribution of the inductor is <1% from simulations. The simulated NF at the outputs of the LNA and test buffer are 5.3 and 6.6 dB, respectively. The relationship of G<sub>m.CS</sub> and NF<sub>total</sub> is derived in Appendix B, which is also applicable to the balun-LNA in [12].

#### C. Double-Balanced Mixers Offering Output Balancing

As analyzed in [12] the active-gain-boosted balun-LNA can only generate unbalanced outputs. Here, the output balancing is inherently done by the I/Q-DBMs under a 4-phase 25% LO. For simplicity, this principle is described for the I channel only under a 2-phase 50% LO, as shown in Fig. 5, where the load is simplified as  $R_L$ . During the first-half LO cycle when  $LO_{Ip}$  is high,  $i_{\rm LNAp}$  goes up and appears at  $V_{\rm o, Ip}$  while  $i_{\rm LNAn}$  goes down and appears at  $V_{o,In}$ . In the second-half LO cycle, both of the currents' sign and current paths of  $i_{LNAp}$  and  $i_{LNAn}$  are flipped. Thus, when they are summed at the output during the whole LO cycle, the output balancing is robust, thanks to the large output resistance (9 k $\Omega$ ) of M<sub>5</sub>–M<sub>8</sub> enabled by the very small I<sub>BIAS</sub> (85  $\mu$ A). To analytically prove the principle, we let  $i_{LNAp}$  =  $\alpha I_A \cos(\omega_s t + \varphi_1)$  and  $i_{LNAn} = -I_A \cos(\omega_s t + \varphi_2)$ , where  $I_A$ is the amplitude,  $\omega_s$  is the input signal frequency,  $\alpha$  is the unbalanced gain factor and  $\varphi_1$  and  $\varphi_2$  are their arbitrary initial phases. When there is sufficient filtering to remove the high-order terms, we can deduce the BB currents  $i_{\rm MIX, Ip}$  and  $i_{\rm MIX, In}$  as given by

$$i_{\text{MIX,Ip}} = \frac{2}{\pi} \alpha I_{\text{A}} \cos(\omega_{\text{s}} t + \varphi_{1}) \times \cos \omega_{0} t$$

$$+ \frac{2}{\pi} I_{\text{A}} \cos(\omega_{\text{s}} t + \varphi_{2}) \times \cos \omega_{0} t$$

$$= \frac{\alpha I_{\text{A}}}{\pi} \cos(\omega_{\text{s}} t - \omega_{0} t + \varphi_{1})$$

$$+ \frac{I_{\text{A}}}{\pi} \cos(\omega_{0} t - \omega_{\text{s}} t + \varphi_{2}) \qquad (2)$$

$$i_{\text{MIX,In}} = - \frac{I_{\text{A}}}{\pi} \cos(\omega_{\text{s}} t - \omega_{0} t + \varphi_{2})$$

$$- \frac{\alpha I_{\text{A}}}{\pi} \cos(\omega_{0} t - \omega_{\text{s}} t + \varphi_{1})$$

$$= - i_{\text{MIX,Ip}} \qquad (3)$$



Fig. 5. Operation of the I-channel DBM. It inherently offers output balancing after averaging in one LO cycle as shown in their (a) first-half LO cycle and (b) second-half LO cycle.



Fig. 6. (a) Proposed IF-noise-shaping Biquad and (b) its small-signal equivalent circuit showing the noise TF of M<sub>f1</sub>.

and a consistent proof for I/Q-DBMs under a 4-phase 25% LO is obtained. Ideally, from (2)–(3), the DBM can correct perfectly the gain and phase errors from the balun-LNA, independent of its different output impedances from the CG and CS branches. In fact, even if the conversion gain of the two mixer pairs ( $M_5$ ,  $M_8$  and  $M_6$ ,  $M_7$ ) does not match (e.g., due to non-50% LO duty cycle), the double-balanced operation can still generate balanced outputs (confirmed by simulations). Of course, the output impedance of the DBM can be affected by that of the balun-LNA [Fig. 4(a)], but is highly desensitized due to the small size of  $R_L$  (i.e., the input impedance of the hybrid filter) originally aimed for current-mode operation. Thus, the intrinsic imbalance between  $V_{o,lp}$  and  $V_{o,ln}$  is negligibly small (confirmed by simulations).

For devices sizing, a longer channel length (L = 0.18  $\mu$ m) is preferred for M<sub>5-8</sub> to reduce their 1/f noise and V<sub>T</sub>. Hardswitch mixing helps to desensitize the I/Q-DBMs to LO gain error, leaving the image rejection ratio (IRR) mainly determined by the LO phase error that is a tradeoff with the LO-path power. Here, the targeted LO phase error is relaxed to ~4°, as letting the BB circuitry (i.e., the complex-pole load and three-stage RC-CR PPF) to handle the IRR is more power efficient, as detailed in Sections III-E and III-F.

# *D.* Hybrid Filter First Half – Current-Mode Biquad With IF Noise-Shaping

The current-mode Biquad [Fig. 6(a)] proposed in [14] is an excellent candidate for current-reuse with the Blixer for channel selection. However, this Biquad can only generate a noise-shaping zero spanning from DC to  $\sim 2\pi 0.1 Q_B \omega_{0B}$  MHz for  $M_{f1}-M_{f2}$ , where  $Q_B$  and  $\omega_{0B}$  are the Biquad's quality factor and -3 dB cutoff frequency, respectively. This noise shaping is hence ineffective for our low-IF design having a passband from  $\omega_1$  to  $\omega_2$  (=  $\omega_{0B}$ ), where  $\omega_1 > 0.1 Q_B \omega_{0B}$ . To address this issue, an active inductor (L<sub>act</sub>) is added at the sources of M<sub>f1</sub>-M<sub>f2</sub>. The L<sub>act</sub>C<sub>f1</sub> resonator shifts the noise-shaping zero to the desired IF. The cross-diode connection between  $M_{i1}-M_{i4}$  (all with  $g_{m,act}$ ) emulate  $L_{act} \approx C_i/g_{m,act}^2$  [15], [16]. The small-signal equivalent circuit to calculate the noise TF of  $i_{n,Mf1}/i_{n,out}$  is shown in Fig. 6(b). The approximated impedance of  $Z_P$  in different frequencies related to  $\omega_{0r}$  is summarized in Fig. 7(a), where  $\omega_{0r} = (\omega_1 + \omega_2)/2$  is the resonant frequency of  $L_{act}C_{f1}$  at IF. The simulated  $i_{n,Mf1}/i_{n,out}$ is shown in Fig. 7(b). At the low frequency range,  $Z_P$  behaves inductively, degenerating further  $i_{n,Mf1}$  when the frequency is increased. At the resonant frequency,  $Z_{P} = R_{sf}$ , where  $R_{sf}$  is the parallel impedance of the active inductor's shunt resistance and DBM's output resistance. The latter is much higher when compared with R<sub>L</sub> thereby suppressing i<sub>n,Mf1</sub>. At the high frequency range,  $Z_P$  is more capacitive dominated by  $C_{f1}$ . It implies  $i_{n,\mathrm{Mf1}}$  can be leaked to the output via  $\mathrm{C}_{\mathrm{f1}},$  penalizing the in-band noise. At even higher frequencies, the output noise decreases due to  $C_{f2}$ , being the same as its original form [14].

The signal TF can be derived from Fig. 8. Here  $R_L = 1/g_{mf}$ ,  $L_{biq} = C_{f2}/g_{mf}^2$ . For an effective improvement of NF,  $L_{act} \gg L_{biq}$  should be made. The simulated NF<sub>total</sub> at V<sub>o,Ip</sub> and V<sub>o,In</sub>



Fig. 7. (a) Equivalent impedance of  $Z_P$  versus  $\omega_{or}$ , and (b) simulated noise TF of  $i_{n,out}/i_{n,Mf1}$  with and without  $L_{act}$ .



Fig. 8. Simulated  $\rm NF_{Total}$  (at  $\rm V_{o,1p}$  and  $\rm V_{o,1n})$  with and without  $\rm L_{act}.$ 

with and without the  $L_{act}$  is shown Fig. 8, showing about 0.1 dB improvement at the TT corner (reasonable contribution for a BB circuit). For the SS and FF corners, the NF improvement reduces to 0.04 and 0.05 dB, respectively. These results are expected due to the fact that at the FF corner, the noise contribution of the BB is less significant due to a larger bias current; while at the SS corner, the IF noise-shaping circuit will add more noise by itself, offsetting the NF improvement. Here  $M_{f1}-M_{f4}$  use isolated P-well for bulk-source connection, avoiding the body effect while lowering their  $V_T$ .

# E. Hybrid Filter Second Half – Complex-Pole Load

Unlike most active mixers or the original Blixer [6] that only use a RC load, the proposed "load" synthesizes a first-order complex pole at the positive IF (+IF) for channel selection and image rejection. The circuit implementation and principle are shown in Fig. 9(a) and (b), respectively. The real part (R<sub>L</sub>) is obtained from the diode-connected M<sub>L</sub>, whereas the imaginary part (g<sub>m,Mc</sub>) is from the I/Q-cross-connected M<sub>C</sub>. The entire hybrid filter [i.e., Fig. 7(a) + Fig. 9(b)] offers 5.2 dB IRR, and 12 dB (29 dB) adjacent (alternate) channel rejection as shown in Fig. 10 (the channel spacing is 5 MHz). Similar to g<sub>m</sub>-C filters the center frequency is defined by g<sub>m,Mc</sub>R<sub>L</sub>. When sizing the -3 dB bandwidth, the output conductances of M<sub>C</sub> and M<sub>L</sub> should be taken into account.

### F. Current-Mirror VGA and RC-CR PPF

Outside the current-reuse path,  $V_{o,I}$  and  $V_{o,Q}$  are AC-coupled to a high-swing current-mirror VGA formed with  $M_L$  [Fig. 9(a)] and a segmented  $M_{VGA}$  (Fig. 11), offering gain controls with a 6 dB step size. To enhance the gain precision,



Fig. 9. (a) Proposed complex-pole load and (b) its small-signal equivalent circuit and pole plot.



Fig. 10. Simulated hybrid-filter gain response.

the bias current through  $M_{VGA}$  is kept constant, so as its output impedance. With the gain switching of  $M_{VGA}$ , the input-referred noise of  $M_{VGA}$  will vary. However, when the RF signal level is low the gain of the VGA should be high, rendering the gain switching not influencing the receiver's sensitivity. The VGA is responsible for compensating the gain loss (30 dB) of the three-stage passive RC-CR PPF that provides robust image rejection of >50 dB (corner simulations). With the hybrid filter rejecting the out-band blockers the linearity of the VGA is further relaxed, so as its power budget (192  $\mu$ W, limited by the noise and gain requirements).



Fig. 11. Schematics of the BB (a) VGA, and (b) three-stage RC-CR PPF, inverter amplifier and 50- $\Omega$  buffer.

A three-stage RC-CR PPF can robustly meet the required IRR in the image band (i.e., the -IF), and cover the ratio of maximum to minimum signal frequencies [17], [18]. In our design, the expected IRR is 30 to 40 dB and the ratio of frequency of the image band is  $f_{max}/f_{min}$  (= 3). However, counting the RC variations as large as  $\pm 25\%$ , the conservative  $\Delta f_{\rm eff} = f_{max}\__{\rm eff}/f_{min}\__{\rm eff}$  should be close to 5. The selected RC values are guided by [18]

$$\frac{\sigma \text{(Image Out)}}{\text{Desired Out}} = 0.25 \sqrt{\left(\frac{\sigma_{\rm R}}{\rm R}\right)^2 + \left(\frac{\sigma_{\rm C}}{\rm C}\right)^2}.$$
 (4)

Accordingly, the matching of the resistors ( $\sigma_{\rm R}$ ) and capacitors  $(\sigma_{\rm C})$  can be relaxed to 0.9% (2.93%) for 40 dB (30 dB) IRR with a  $3\sigma$  yield. Here, ~150 k $\Omega$  resistors are chosen to ease the layout with a single capacitor size (470 fF), balancing the noise, area, and IRR. The simulated worst IRR is 36 dB without LO mismatch, and still over 27 dB at a 4° LO phase error checked by  $100 \times$  Monte-Carlo simulations. Furthermore, if the 5 dB IRR offered by the complex-pole load is added, the minimum IRR of the IF chain should be 32 dB. The final stage before 50  $\Omega$  output buffering is a self-biased inverter amplifier (power =  $144 \ \mu W$ ), which embeds one more real pole for filtering. The simulated overall IF gain response is shown in Fig. 12, where the notches at DC offered by the AC-coupling network, and around the -IF offered by the three-stage RC-CR PPF, are visible. The IRR is about 57 dB [= 52 dB (RC-CR PPF) + 5 dB (complex-pole)load)] under an ideal 4-phase 25% LO for the image band from  $[f_{LO} - 3, f_{LO} - 1]$  MHz.

# G. VCO and Dividers and LO Buffers

To fully benefit the speed and low- $V_T$  advantages of fine linewidth CMOS, the entire LO path is powered at a lower supply of 0.6 V to reduce the dynamic power. For additional testability, an on-chip VCO is integrated. It is optimized at ~10 GHz to save area and allows division by 4 for I/Q generation. The loss of its LC tank is compensated by complementary NMOS-PMOS negative transconductors.



Fig. 12. Simulated overall IF gain response

The divider chain [Fig. 13(a)] cascades two types of div-by-2 circuits (DIV1 and DIV2) to generate the desired 4-phase 25% LO, from a 2-phase 50% output of the VCO. The two latches (D1 and D2) are employed to build DIV1 that can directly generate a 25% output from a 50% input [20], resulting in power savings due to less internal logic operation (i.e., AND gates [19]) and load capacitances. Each latch consists of two sense devices, a regenerative loop and two pull up devices. For 25%-input 25%-output division, DIV2 is proposed that it can be directly interfaced with DIV1. The 25% output of DIV1 are combined by  $M_{D1}$  to  $M_{D4}$  to generate a 50% clock signal for D3 and D4.

For testing under an external LO<sub>ext</sub> source at 4.8 GHz, another set of D1 and D2 is adopted. The output of these two sets of clocks are combined by transmission gates and then selected. Although their transistor sizes can be reduced aggressively to save power, their drivability and robustness in process corners can be degraded. From simulations, the sizing can be properly optimized. The four buffers (Buf<sub>1-4</sub>) serve to reshape the pulses from DIV2 and enhance the drivability. The timing diagram is shown in Fig. 13(b). Due to the very small I<sub>BIAS</sub> for the I/Q-DBMs, a LO amplitude of around 0.4 V<sub>pp</sub> is found to be more optimized in terms of NF and gain as simulated and shown in Fig. 14(a). To gain benefits from it C<sub>LO</sub> is added to realize a capacitor divider with C<sub>MIX,in</sub> (input capacitance of the mixer) as shown in Fig. 14(b). This act brings down the equivalent load (C<sub>L,eq</sub>) of Buf<sub>1-4</sub> by ~33%.

#### **IV. EXPERIMENTAL RESULTS**

The ZigBee receiver was fabricated in 65 nm CMOS (Fig. 15) and optimized with dual supplies (1.2 V: Blixer + hybrid filter, 0.6 V: LO and BB circuitries). The die area is 0.24 mm<sup>2</sup> (0.3 mm<sup>2</sup>) without (with) counting the LC-tank VCO. Since there is no frequency synthesizer integrated, the results in Fig. 16(a)–(d) were measured under LO<sub>ext</sub> for accuracy and data repeatability. The S<sub>11</sub>-BW (<-10 dB) is ~1.3 GHz for both chip-on-board (CoB) and CQFP-packaged tests [Fig. 16(a)], which proves its immunity to board parasitics and packaging variations. The gain (55 to 57 dB) and NF (8.3 to 11.3 dB) are also wideband consistent [Fig. 16(b)]. The gain peak at around 2.4 to 2.5 GHz is from the passive pre-gain. Following the linearity test profile of [7], two tones





Fig. 14. (a) Post-layout simulation of NF and gain versus LO's amplitude, and (b) additional  $C_{LO}$  generates the optimum LO's amplitude.



Fig. 15. Chip micrograph of the receiver. It was tested under CoB and CQFP44 packaging. No external component is entailed for input matching.

at [LO + 12 MHz, LO + 22 MHz] are applied, measuring an IIP3<sub>out-band</sub> of -6 dBm [Fig. 16(c)] at the maximum gain of 57 dB (there is 24 dB gain loss in Fig. 16(c) associated with the

test buffer and used 1:8 transformer). This high IIP3 is due to the direct current-mode filtering at the mixer's output before signal amplification. The asymmetric IF response [Fig. 16(d)] shows



Fig. 16. Measured (a) S11, (b) wideband gain and NF, (c) IIP3<sub>out-band</sub>, and (d) low-IF filtering profile.

 TABLE I

 Key Performances of the Receiver at Different Supply Voltages

| Supply Voltage (V)             | 0.6/1.2 | 0.6/1 | 0.5/1 |  |
|--------------------------------|---------|-------|-------|--|
| Power (mW)                     | 1.7     | 1.2   | 0.8   |  |
| Gain (dB)                      | 57      | 58    | 57.5  |  |
| IIP3 <sub>out-band</sub> (dBm) | -6      | -4    | -8    |  |
| NF (dB)                        | 8.5     | 11.3  | 12    |  |
| IRR (dB)                       | 36      | 38    | 35    |  |

22 dB (43 dB) rejection at the adjacent (alternate) channel, and 36 dB IRR. Differing from the simulated IF frequency response that has three notches at the image band under an ideal LO, the measured notches are merged. Similar to [18], this discrepancy is likely due to the LO gain and phase mismatches, and the matching and variations of the RC-CR networks. The layout design is similar to [18] that uses dummy to balance the parasitic capacitances. The filtering rejection profile is around 80 dB/decade. The spurious-free dynamic range (SFDR) is close to 60 dB according to [7], [21],

$$SFDR = \frac{2(P_{IIP3} + 174 \text{ dBm} - \text{NF} - 10\log \text{BW})}{3} - SNR_{min}$$
(5)

where  $SNR_{min} = 4 \text{ dB}$  is the minimum signal-to-noise ratio required by the application, and BW = 2 MHz is the channel bandwidth.

The receiver was further tested at lower voltage supplies, as summarized in Table I. Only the NF degrades more noticeably; the IIP3, IRR, and BB gain are almost secured. The better IIP3 for 0.6 V/1 V operation is mainly due to the narrower -3 dB bandwidth of the hybrid filter. For the 0.5 V/1 V operation, the degradation of IIP3<sub>out-band</sub> is likely due to the distortion generated by A<sub>GB</sub>. Both cases draw very low power down to 0.8 mW, being comparable with other ULP designs such as [4].



Fig. 17. (a) The measured phase noise has enough margin to the specifications. From simulations, it can be shown that it is a tradeoff with the power budget according to the VCO's output swing. (b) Simulated sensitivity curve of DIV1 showing its small input-voltage requirement at  $\sim 10$  GHz.

The LC-tank VCO was tested separately. Its power budget is related with its output swing and is a tradeoff with the phase noise, which measures -114 dBc/Hz at 3.5 MHz which has enough margin to the specifications [22] [Fig. 17(a)]. Porting it

|                                     | This Work                                     |                   | JSSC'10 [7]                  | JSSC'10 [8]                   | JSSC'10 [23]                    | ISSCC'13 [5]                                        |
|-------------------------------------|-----------------------------------------------|-------------------|------------------------------|-------------------------------|---------------------------------|-----------------------------------------------------|
| Application                         | Zig                                           | Bee               | ZigBee                       | GPS                           | ZigBee/Bluetooth                | Energy Harvesting                                   |
| Architecture                        | Blixer + Hybrid-Filter +<br>Passive RC-CR PPF |                   | LMV Cell +<br>Complex Filter | QLMV Cell +<br>Complex Filter | LNA + Mixer +<br>Complex Filter | LNA + Mixer +<br>Frequency-<br>translated IF Filter |
| BB Filtering                        | 1 Biquad +<br>4 complex poles                 |                   | 3 complex poles              | 2 complex poles               | 3 complex poles                 | 2 real poles                                        |
| External I/P Matching<br>Components | zero                                          |                   | 1 inductor,<br>1 capacitor   | 1 passive balun               | 1 inductor,<br>1 capacitor      | 2 capacitors,<br>1 inductor                         |
| S₁ı < −10dB<br>Bandwidth (MHz)      | 1300<br>(2.25 to 3.55 GHz)                    |                   | < 300<br>(2.3 to 2.6 GHz )   | 100<br>(1.55 to 1.65 GHz)     | > 400<br>(< 2.2 to 2.6 GHz)     | > 600<br>(< 2 to 2.6 GHz)                           |
| Integrated VCO                      | No                                            | Yes               | Yes                          | Yes                           | No                              | Yes                                                 |
| Gain (dB)                           | 57                                            | 55                | 75                           | 42.5                          | 67                              | 83                                                  |
| Phase Noise (dBc/Hz)                | NA                                            | –115<br>@ 3.5 MHz | –116<br>@ 3.5 MHz            | –110<br>@ 1 MHz               | NA                              | –112.8<br>@ 1 MHz                                   |
| NF (dB)                             | 8.5                                           | 9                 | 9                            | 6.5                           | 16                              | 6.1                                                 |
| IIP3 <sub>out-band</sub> (dBm)      | -6                                            | -6                | -12.5                        | N/A                           | -10.5                           | -21.5                                               |
| IRR (dB)                            | 36 (worst<br>of 5 chips)                      | 28                | 35                           | 37                            | 32                              | N/A                                                 |
| SFDR (dB)                           | 60.3                                          | 60                | 55.5                         | N/A                           | 53.6                            | 51.6                                                |
| LO-to-RF Leak (dBm)                 | -61                                           | -61               | -60                          | -75                           | N/A                             | N/A                                                 |
| Power (mW)                          | 1.7 *                                         | 2.7               | 3.6                          | 6.2 (inc. ADC)                | 20                              | 1.6                                                 |
| Active Area (mm <sup>2</sup> )      | 0.24                                          | 0.3               | 0.35                         | 1.5 (inc. ADC)                | 1.45                            | 2.5                                                 |
| Supply Voltage (V)                  | 0.6/1.2                                       |                   | 1.2                          | 1                             | 0.6                             | 0.3                                                 |
| Technology                          | 65 nm                                         | CMOS              | 90 nm CMOS                   | 130 nm CMOS                   | 65 nm CMOS                      | 65 nm CMOS                                          |

 TABLE II

 Performance Summary and Benchmark With the State-of-the-Art

\* Breakdown: 1 mW: Blixer + hybrid filter + BB circuitry, 0.7 mW: DIV1 + LO Buffers

to the simulation results, it can be found that the corresponding VCO's output swing is  $0.34 V_{pp}$  and the total LO-path power is 1.7 mW (VCO + dividers + BUFs). Such an output swing is adequate to lock DIV1 as shown in its simulated sensitivity curve [Fig. 17(b)].

The chip summary and performance benchmarks are given in Table II, where [7] and [8] are current-reuse architectures, [23] is a classical architecture with cascade of building blocks, and [5] is an ultra-low-voltage design. For this work, the results measured under a 10 GHz on-chip VCO are also included for completeness, but they are more sensitive to test uncertainties. The degraded NF and IRR are mainly due to the phase noise of the free-running VCO. In both cases, this work succeeds in advancing the IIP3<sub>out-band</sub>, power and area efficiencies, while achieving a wideband S<sub>11</sub> with zero external components. Particularly, when comparing with the most recent work [5], this work achieves 8× less area and 15.5 dBm higher IIP3, together with stronger BB channel selectivity.

#### V. CONCLUSIONS

A number of ULP circuits and optimization techniques have been applied to the design of a 2.4 GHz ZigBee receiver in 65 nm CMOS. The extensive-current-reuse RF-to-BB path is based on a Blixer + hybrid filter topology, which improves not only the power and area efficiencies, but also the out-band linearity due to more current-domain signal processing. Specifically, the Blixer features: 1) a low-Q input matching network realizing wideband  $S_{11}$  and robust passive pre-gain, 2) a balun-LNA with active-gain boosting and partial-noise-canceling improving the gain and NF, and 3) I/Q-DBMs driven by a 4-phase 25% LO inherently offering output balancing. For the hybrid filter, an IF-noise-shaping Biquad together with a complex-pole load synthesize third-order channel selection and first-order image rejection. All of these render current-reuse topologies with great potential for developing ULP radios in advanced CMOS processes.

#### APPENDIX A

# $S_{11} < -10$ db Bandwidth Versus the Q Factor (Q<sub>n</sub>) of the Input-Matching Network [Fig. 4(A)]

At the resonant frequency  $\omega_0, L_M$  can resonate perfectly with  $C_{EQ}$  and  $R'_{in}$  for an exact 50  $\Omega$ . However, at a lower frequency  $\omega = \omega_0 - \Delta \omega_L ~(\Delta \omega_L > 0)$ , the imaginary part of  $L_M //C_{EQ}$  is non-zero, making  $R'_{in} < 50~\Omega$ . This imaginary part is expressed as  $L_{eff}$  and derived as follows:

$$sL_M//sC_{EQ} = \frac{sL_M}{1 + s^2C_{EQ}L_M}.$$
 (A-1)

Let  $\omega = \omega_0 - \Delta \omega_L$ , where  $\omega_0 = 1/\sqrt{L_M C_{EQ}}$ , and if substituted into (A-1), we will have

$$\frac{j(\omega_0 - \Delta\omega_L) L_M}{1 - \frac{(\omega_0 - \Delta\omega_L)^2}{\omega_0^2}} \approx \frac{j(\omega_0 - \Delta\omega_L) L_M}{2\frac{\Delta\omega_L}{\omega_0}} = L_{eff} \qquad (A-2)$$

where  $\Delta \omega_{\rm L}/\omega_0 \ll 2$  is assumed. Here, the parallel of  $|{\rm L}_{\rm eff}| \parallel {\rm R}_{\rm T}$  is down-converted to  ${\rm R}'_{\rm in} = 26 \omega$  by  ${\rm C}_{\rm M}$  and  ${\rm C}_{\rm p}$ , thus,

$$\frac{|\mathcal{L}_{eff}|\mathcal{R}_{T}}{|\mathcal{L}_{eff}| + \mathcal{R}_{T}} \left(\frac{\mathcal{C}_{M}}{\mathcal{C}_{M} + \mathcal{C}_{p}}\right)^{2} = 26 \ \Omega. \tag{A-3}$$

Substituting (A-2) into (A-3) and simplifying them, the normalized low-side frequency is obtained:

$$\frac{\Delta\omega_{\rm L}}{\omega_0} = \frac{1}{1 + \frac{4\mathrm{a}\mathrm{Q}_{\rm n}}{\mathrm{R}_{\rm T} - \mathrm{a}}} \tag{A-4}$$

where  $a = 26((C_M + C_p)/C_M)^2$ . Then, the whole matching bandwidth is close to twice the value derived in (A-1) if the upper side is included. Equation (A-4) confirms that the S<sub>11</sub> bandwidth can be significantly extended by designing a low Q<sub>n</sub>.

# APPENDIX B NF of the Balun-LNA Versus the Gain $(G_{m,CS})$ of the CS Branch With $A_{GB}$ [Fig. 4(a)]

The  $NF_{total}$  can be reduced by increasing  $g_{m,AGB}$  under fixed  $g_{m,CG}$  and  $g_{m,CS}$ , under matched input impedance. The noises from the I/Q-DBMs and their harmonic-folding terms, and the resistor  $R_p$ , are excluded for simplicity. Also, the conversion gain of the active mixers is assumed to be unity. Here  $G_{m,CS}$  is upsized from  $G_{m0,CS}$  to  $G_{m,CS}=G_{m0,CS}+\Delta G_{m,CS}$ , where  $G_{m0\_CS}$  is the value for full noise cancellation of CG branch, i.e.,  $R_{in}G_{m0,CS}=1$ . The four major noise sources considered here are the thermal noises from  $R_S(V_{n,Rs}^2=4kT\gamma G_{m,CS})$  and  $R_L(V_{n,L}^2=4kT\gamma R_L)$ , where  $\gamma$  is the bias-dependent coefficient of the channel thermal noise. The noise contributed by the CG branch can be deduced as

$$\begin{split} \mathrm{NF}_{\mathrm{gm,CG}} \\ &= \frac{\mathrm{V}_{\mathrm{n,out,CG}}^{2}}{\mathrm{V}_{\mathrm{n,out,Rs}}^{2}} \\ &= \frac{\frac{1}{4} \mathrm{I}_{\mathrm{n,CG}}^{2} [\mathrm{R}_{\mathrm{L}} - \mathrm{R}_{\mathrm{in}} \left( \mathrm{G}_{\mathrm{m0,CS}} + \Delta \mathrm{G}_{\mathrm{m,CS}} \right) \mathrm{R}_{\mathrm{L}} ]^{2}}{4 \mathrm{kTR}_{\mathrm{S}} \mathrm{A}_{\mathrm{pre,amp}}^{2} \times \frac{1}{4} \times \left[ \frac{\mathrm{R}_{\mathrm{L}}}{\mathrm{R}_{\mathrm{in}}} + \left( \mathrm{G}_{\mathrm{m0,CS}} + \Delta \mathrm{G}_{\mathrm{m,CS}} \right) \mathrm{R}_{\mathrm{L}} \right]^{2}} \\ &= \frac{\gamma \mathrm{g}_{\mathrm{m,CG}} (\mathrm{R}_{\mathrm{in}} \mathrm{R}_{\mathrm{L}} \Delta \mathrm{G}_{\mathrm{m,CS}})^{2}}{\mathrm{R}_{\mathrm{S}} \mathrm{A}_{\mathrm{pre,amp}}^{2} \left( \frac{2\mathrm{R}_{\mathrm{L}}}{\mathrm{R}_{\mathrm{in}}} + \Delta \mathrm{G}_{\mathrm{m,CS}} \mathrm{R}_{\mathrm{L}} \right)^{2}} \\ &\approx \frac{\gamma \mathrm{g}_{\mathrm{m,CG}} \mathrm{R}_{\mathrm{in}}^{4} (\Delta \mathrm{G}_{\mathrm{m,CS}})^{2}}{4\mathrm{A}_{\mathrm{pre,amp}}^{2} \mathrm{R}_{\mathrm{S}}} \\ &\Delta \mathrm{G}_{\mathrm{m,CS}} \end{split} \tag{B-1}$$

where  $2R_L/R_{in} \gg \Delta G_{m,CS}R_L$ . if  $\Delta G_{m,CS}$  is increased, the noise from  $M_1$  also moves up. However, for the noise contribution of the CS branch, we can derive its TF to the output ( $V_{out}$ ) as

$$\begin{split} \mathrm{TF}_{\mathrm{G}_{\mathrm{m,CS}} \rightarrow \mathrm{V}_{\mathrm{out}}} = & \frac{\mathrm{R}_{\mathrm{L}}}{1+\mathrm{T}} \left[ \frac{\mathrm{T}}{\mathrm{R}_{\mathrm{in}} \left( \mathrm{G}_{\mathrm{m0,CS}} + \Delta \mathrm{G}_{\mathrm{m,CS}} \right)} + 1 \right] \\ & \approx \mathrm{R}_{\mathrm{L}} \left( 1 - \Delta \mathrm{G}_{\mathrm{m,CS}} \mathrm{R}_{\mathrm{in}} \right) \end{split}$$

where T is the loop gain  $\gg 1$ . With it, the NF of Q and NF of  $G_{m,CS}$  can be derived:

$$\begin{split} \mathrm{NF}_{\mathrm{G}_{\mathrm{m,CS}}} &= \frac{\mathrm{V}_{\mathrm{n,out,CS}}^{2}}{\mathrm{V}_{\mathrm{n,out,R_{s}}}^{2}} \\ &= \frac{4\mathrm{kT}\gamma(\mathrm{G}_{\mathrm{m,CS}} + \Delta\mathrm{G}_{\mathrm{m,CS}})\left(\mathrm{TF}_{\mathrm{G}_{\mathrm{m,CS}} \to \mathrm{V}_{\mathrm{out}}}\right)^{2}}{4\mathrm{kTR}_{\mathrm{S}}\mathrm{A}_{\mathrm{pre,amp}}^{2} \times \frac{1}{4} \times \left(\frac{2\mathrm{R}_{\mathrm{L}}}{\mathrm{R}_{\mathrm{in}}} + \Delta\mathrm{G}_{\mathrm{m,CS}}\mathrm{R}_{\mathrm{L}}\right)^{2}}{\mathrm{R}_{\mathrm{S}}\mathrm{A}_{\mathrm{pre,amp}}^{2}} \\ &\approx \frac{\gamma \mathrm{R}_{\mathrm{in}}^{2}(\mathrm{G}_{\mathrm{m}0,\mathrm{CS}} + \Delta\mathrm{G}_{\mathrm{m,CS}})(1 - \Delta\mathrm{G}_{\mathrm{m,CS}}\mathrm{R}_{\mathrm{in}})^{2}}{\mathrm{R}_{\mathrm{S}}\mathrm{A}_{\mathrm{pre,amp}}^{2}} \\ &\approx \frac{\gamma \mathrm{R}_{\mathrm{in}}(1 - \Delta\mathrm{G}_{\mathrm{m,cS}}\mathrm{R}_{\mathrm{in}})}{\mathrm{R}_{\mathrm{S}}\mathrm{A}_{\mathrm{pre,amp}}^{2}} \end{split} \tag{B-2}$$

 $NF_{R_L}$ 

$$= \frac{4 \text{RTR}_{L}}{4 \text{kTR}_{S} \text{A}_{\text{pre,amp}}^{2} \times \frac{1}{4} \times \left[\frac{\text{R}_{L}}{\text{R}_{\text{in}}} + (\text{G}_{\text{m,CS}} + \Delta \text{G}_{\text{m,CS}}) \text{R}_{L}\right]^{2}} \\\approx \frac{4 \text{R}_{L}}{\text{R}_{S} \text{A}_{\text{pre,amp}}^{2}} \frac{1}{\left(\frac{4 \text{R}_{L}^{2}}{\text{R}_{\text{in}}^{2}} + \frac{2 \Delta \text{G}_{\text{m,CS}} \text{R}_{L}^{2}}{\text{R}_{\text{in}}}\right)} \\\approx \frac{\text{R}_{\text{in}}^{2}}{\text{R}_{L} \text{R}_{S} \text{A}_{\text{pre,amp}}^{2}} \left(1 - \frac{\Delta \text{G}_{\text{m,CS}} \text{R}_{\text{in}}}{2}\right). \tag{B-3}$$

41-TD

As expected, when  $\Delta G_{m,CS}$  is increased, the noise contribution of  $G_{m,CS}$  and  $R_L$  can be reduced. The optimal  $\Delta G_{m,CS}$  can be derived from  $\partial NF_{total}/\partial \Delta G_{m,CS} = 0$ , where  $NF_{total} = 1 + NF_{G_{m,CS}} + NF_{G_{m,CS}} + 2NF_{R_L}$ .

#### REFERENCES

- [1] P. Choi, H. Park, S. Kim, S. Park, I. Nam, T. W. Kim, S. Park, S. Shin, M. S. Kim, K. Kang, Y. Ku, H. Choi, S. M. Park, and K. Lee, "An experimental coin-sized radio for extremely low-power WPAN (IEEE 802.15.4) application at 2.4 GHz," *IEEE J. Solid-State Circuits*, vol. 38, no. 12, pp. 2258–2268, Dec. 2003.
- [2] C.-H. Li, Y.-L. Liu, and C.-N. Kuo, "A 0.6-V 0.33-mW 5.5-GHz receiver front-end using resonator coupling technique," *IEEE Trans. Microw. Theory Tech.*, vol. 59, no. 6, pp. 1629–1638, Jun. 2011.
- [3] B. W. Cook, A. Berny, A. Molnar, S. Lanzisera, and K. Pister, "Low-power, 2.4-GHz transceiver with passive RX front-end and 400-mV supply," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2767–2775, Dec. 2006.
- [4] A. C. Herberg, T. W. Brown, T. S. Fiez, and K. Mayaram, "A 250-mV, 352-μW GPS receiver RF front-end in 130-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 46, no. 4, pp. 938–949, Apr. 2011.
- [5] F. Zhang, K. Wang, J. Koo, Y. Miyahara, and B. Otis, "A 1.6 mW 300 mV supply 2.4 GHz receiver with -94 dBm sensitivity for energyharvesting applications," in 2013 IEEE ISSCC Dig. Tech. Papers, Feb. 2013, pp. 456-457.
- [6] S. Blaakmeer, E. Klumperink, D. Leenaerts, and B. Nauta, "The Blixer, a wideband balun-LNA-I/Q-mixer topology," *IEEE J. Solid-State Circuits*, vol. 43, no. 12, pp. 2706–2715, Dec. 2008.
- [7] M. Tedeschi, A. Liscidini, and R. Castello, "Low-power quadrature receivers for ZigBee (IEEE 802.15.4) applications," *IEEE J. Solid-State Circuits*, vol. 45, no. 9, pp. 1710–1719, Sep. 2010.
- [8] K.-W. Cheng, K. Natarajan, and D. Allstot, "A current reuse quadrature GPS receiver in 0.13 μm CMOS," *IEEE J. Solid-State Circuits*, vol. 45, no. 3, pp. 510–523, Mar. 2010.
- [9] D. Ghosh and R. Gharpurey, "A power-efficient receiver architecture employing bias-current-shared RF and baseband with merged supply voltage domains and 1/f noise reduction," *IEEE J. Solid-State Circuits*, vol. 47, no. 2, pp. 381–391, Feb. 2012.
- [10] Z. Lin, P.-I. Mak, and R. P. Martins, "A 1.7 mW 0.22 mm<sup>2</sup> 2.4 GHz ZigBee RX exploiting a current-reuse Blixer + hybrid filter topology in 65 nm CMOS," in 2013 IEEE ISSCC Dig. Tech. Papers, Feb. 2013, pp. 448–449.

- [11] S. Blaakmeer, E. Klumperink, D. Leenaerts, and B. Nauta, "Wideband balun-LNA with simultaneous output balancing, noise-canceling and distortion-canceling," *IEEE J. Solid-State Circuits*, vol. 43, no. 6, pp. 1341–1350, Jun. 2008.
- [12] P.-I. Mak and R. P. Martins, "A 0.46-mm<sup>2</sup> 4-dB NF unified receiver front-end for full-band mobile TV in 65-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 46, no. 9, pp. 1970–1984, Sep. 2011.
- [13] F. Bruccoleri, E. Klumperink, and B. Nauta, "Wide-band CMOS lownoise amplifier exploiting thermal noise canceling," *IEEE J. Solid-State Circuits*, vol. 39, no. 2, pp. 275–282, Feb. 2004.
- [14] A. Pirola, A. Liscidini, and R. Castello, "Current-mode, WCDMA channel filter with in-band noise shaping," *IEEE J. Solid-State Circuits*, vol. 45, no. 9, pp. 1770–1780, Sep. 2010.
- [15] C. L. Ler, A. K. A'ain, and A. V. Kordesh, "CMOS source degenerated differential active inductor," *IET Electronics Lett.*, vol. 44, pp. 196–197, Jan. 2008.
- [16] Y. Chen, P.-I. Mak, L. Zhang, and Y. Wang, "A 0.07 mm<sup>2</sup>, 2 mW, 75 MHz-IF, 4th-Order BPF using a source-follower-based resonator in 90 nm CMOS," *IET Electronics Lett.*, vol. 48, pp. 552–554, May 2012.
- [17] J. Kaykovuori, K. Stadius, and J. Ryynanen, "Analysis and design of passive polyphase filters," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 55, no. 11, pp. 3023–3037, Nov. 2008.
- [18] F. Behbahani, Y. Kishigami, J. Leete, and A. A. Abidi, "CMOS mixers and polyphase filters for large image rejection," *IEEE J. Solid-State Circuits*, vol. 36, no. 9, pp. 873–887, Sep. 2001.
- [19] M. Camus, B. Butaye, L. Garcia, M. Sie, B. Pellat, and T. Parra, "A 5.4 mW/0.007 mm<sup>2</sup> 2.4 GHz front-end receiver in 90 nm CMOS for IEEE 802.15.4 WPAN standard," *IEEE J. Solid-State Circuits*, vol. 43, no. 6, pp. 1372–1383, Jun. 2008.
- [20] B. Razavi, K. F. Lee, and R. H. Yan, "Design of high-speed, low-power frequency dividers and phase-locked loops in deep submicron CMOS," *IEEE J. Solid-State Circuits*, vol. 30, no. 2, pp. 101–109, Feb. 1995.
- [21] B. Razavi, *RF Microelectronics*, 2nd ed. Englewood Cliffs, NJ, USA: Prentice-Hall, 2011.
- [22] A. Liscidini, M. Tedeschi, and R. Castello, "A 2.4 GHz 3.6 mW 0.35 mm<sup>2</sup> quadrature front-end RX for ZigBee and WPAN applications," in 2008 IEEE ISSCC Dig. Tech. Papers, Feb. 2008, pp. 370–371.
- [23] A. Balankutty, S. A. Yu, Y. Feng, and P. Kinget, "A 0.6 V zero-IF/ low-IF receiver with integrated fractional-N synthesizer for 2.4 GHz ISM-band applications," *IEEE J. Solid-State Circuits*, vol. 45, no. 3, pp. 538–553, Mar. 2010.



Zhicheng Lin received the B.S. degree in physics from Lanzhou University, Lanzhou, China, and the M.S. degree in physics from South China Normal University, Guangzhou, China, in 2005 and 2009, respectively. He is currently working towards the Ph.D. degree at the State Key Laboratory of Analog and Mixed-Signal VLSI and FST-ECE, University of Macau, Macau, China.

His current research focuses on ULP radio frontends and RF circuit techniques for wideband software-defined radio front-ends.



**Pui-In Mak** (S'00–M'08–SM'11) received the Ph.D. degree from the University of Macau (UM), Macao SAR, China, in 2006.

He is currently an Associate Professor at UM and Coordinator of the Wireless and Biomedical Research Lines of the State Key Laboratory of Analog and Mixed-Signal VLSI. His research interests are in analog and RF circuits and systems for wireless, biomedical, and physical chemistry applications. His group reported six state-of-the-art chips at ISSCC: wideband receivers (2011, 2014), micro-power amplifiers (2012, 2014) and ultra-low-power ZigBee receivers (2013, 2014), and pioneered the world's first Intelligent Digital Microfludic Technology (iDMF) with Nuclear Magnetic Resonance (NMR) and Polymerase Chain Reaction (PCR) capabilities. He has authored two books: *Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Transceivers* (Springer, 2007), and *High-/Mixed-Voltage Analog and RF Circuit Techniques for Nanoscale CMOS* (Springer, 2012).

Prof. Mak has been involved with IEEE in several capacities: Distinguished Lecturer (2014–2015) and a Member of the Board of Governors (2009–2011) of the IEEE Circuits and Systems Society (CASS); Editorial Board Member of IEEE Press (2014–2016); Senior Editor of IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS (2014–2015); Associate Editor of IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I (TCAS-I) (2010–2011, 2014–present); Associate Editor of IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II (TCAS-II) (2010–2013), and Guest Editor of IEEE RFIC VIRTUAL JOURNAL (2014) for the issue on LNA. He is a TPC member of A-SSCC.

Prof. Mak received the IEEE DAC/ISSCC Student Paper Award in 2005, IEEE CASS Outstanding Young Author Award 2010, National Scientific and Technological Progress Award 2011, and Best Associate Editor for TCAS-II 2012–2013. In 2005, he was decorated with the Honorary Title of Value for scientific merits by the Macau Government.



**Rui P. Martins** (M'88–SM'99–F'08) was born on April 30, 1957. He received the Bachelor (5-years), the Master, and the Ph.D. degrees, as well as the *Habilitation* for Full Professor in electrical engineering and computers, from the Department of Electrical and Computer Engineering, Instituto Superior Técnico (IST), TU of Lisbon, Portugal, in 1980, 1985, 1992, and 2001, respectively.

He has been with the Department of Electrical and Computer Engineering (DECE)/IST, TU of Lisbon, since October 1980. Since 1992, he has been on leave

from IST, TU of Lisbon, and is now also with the Department of Electrical and Computer Engineering, Faculty of Science and Technology (FST), University of Macau (UM), Macao, China, where he has been a Full Professor since 1998. In FST, he was the Dean of the Faculty from 1994 to 1997 and he has been Vice Rector of UM since 1997. From September 2008, after the reform of the UM Charter, he was nominated after open international recruitment as Vice Rector (Research) until August 31, 2013. Within the scope of his teaching and research activities, he has taught 21 Bachelor and Master courses and has supervised (or co-supervised) 26 theses, including 11 Ph.D. and 15 Masters. He has published 12 books, co-authoring five and co-editing seven, plus five book chapters; 266 refereed papers in scientific journals (60) and in conference proceedings (206); as well as 70 other academic works, in a total of 348 publications. He has also co-authored seven U.S. Patents. He created the Analog and Mixed-Signal VLSI Research Laboratory of UM: http://www.fst.umac.mo/en/lab/ans vlsi/website/ index.html, elevated in January 2011 to State Key Lab of China (the first in engineering in Macao), being its Founding Director.

Prof. Martins was the Founding Chairman of the IEEE Macau Section from 2003 to 2005, and of the IEEE Macau Joint Chapter on Circuits and Systems (CAS)/Communications (COM) from 2005 to 2008 [2009 World Chapter of the Year of the IEEE Circuits and Systems Society (CASS)]. He was the General Chair of the 2008 IEEE Asia-Pacific Conference on Circuits and Systems, APCCAS'2008, and was the Vice-President for Region 10 (Asia, Australia, the Pacific) of CASS for the period of 2009 to 2011. He is now the Vice President (World) Regional Activities and Membership also of CASS for 2012-2013. He is an Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, since 2010 and until the end of 2013. Plus, he is a member of the IEEE CASS Fellow Evaluation Committee (Class of 2013). He was the recipient of two government decorations: the Medal of Professional Merit from Macao Government (Portuguese Administration) in 1999, and the Honorary Title of Value from Macao SAR Government (Chinese Administration) in 2001. In July 2010 he was elected, unanimously, as Corresponding Member of the Portuguese Academy of Sciences (in Lisbon), being the only Portuguese Academician living in Asia.