# Nested-Current-Mirror Rail-to-Rail-Output Single-Stage Amplifier With Enhancements of DC Gain, GBW and Slew Rate

Zushu Yan, Student Member, IEEE, Pui-In Mak, Senior Member, IEEE, Man-Kay Law, Member, IEEE, Rui P. Martins, Fellow, IEEE, and Franco Maloberti, Fellow, IEEE

Abstract—For better area and power efficiencies, rail-to-railoutput single-stage amplifiers are a potential replacement of their multi-stage counterparts, especially for display applications that entail massive buffer amplifiers in their column drivers. This paper describes a nested-current-mirror (NCM) technique for a single-stage amplifier to achieve substantial enhancements of DC gain, gain-bandwidth product (GBW) and slew rate (SR). Specifically, NCM is customizable for different mirror steps, and sub mirror ratios, to balance the performance metrics and capacitive-load (C<sub>L</sub>) drivability, avoiding any compensation passives while preserving a rail-to-rail output swing. Analytical treatments of the NCM technique in terms of performance limits and robustness reveal that the NCM amplifier can surpass the fundamental power-efficiency limit set by the basic differential-pair (DP) amplifier. Two prototypes, 3-step and 4-step NCM amplifiers, were fabricated in 0.18  $\mu$ m CMOS for systematic comparison with the DP amplifier. The former represents a robust design exhibiting 72 dB DC gain and 0.0028-0.27 MHz GBW over 0.15-15 nF CL with  $>80^{\circ}$  phase margin (PM). The latter embodies an aggressive design attaining 84 dB DC gain and 0.013-1.24 MHz GBW over 0.15-15 nF C<sub>L</sub> with >62° PM. All amplifiers were sized for the same area (0.0013 mm<sub>2</sub>) and power (3.6  $\mu$ W).

Index Terms—Area efficiency, CMOS, current mirror, DC gain, differential-pair (DP) amplifier, frequency compensation, gain-bandwidth product (GBW), low temperature polysilicon LCD, multi-stage amplifier, nested current mirror, rail-to-rail output swing, single-stage amplifier, slew rate (SR), stability.

## I. INTRODUCTION

**F** OR display applications like wide-dimension low-temperature polysilicon (LTPS) LCD panels that involve thousands of buffer amplifiers in their column drivers, the area and

Manuscript received February 04, 2015; revised May 24, 2015; accepted June 29, 2015. Date of current version September 24, 2015. This paper was approved by Associate Editor Ichiro Fujimori. This work was supported by the Macao Science and Technology Development Fund (FDCT) SKL Fund and University of Macau – MYRG2015-00040-FST.

Z. Yan was with the State-Key Laboratory of Analog and Mixed-Signal VLSI and FST-ECE, University of Macau, Taipa, Macao, China.

P.-I. Mak and M.-K. Law are with the State-Key Laboratory of Analog and Mixed-Signal VLSI and FST-ECE, University of Macau, Taipa, Macao, China, and also with the UMTEC, Macao, China (e-mail: pimak@umac.mo).

R. P. Martins is with the State-Key Laboratory of Analog and Mixed-Signal VLSI and FST-ECE, University of Macau, Taipa, Macao, China, and also with the UMTEC, Macao, China, on leave from the Instituto Superior Técnico, Universidade de Lisboa, Lisbon, Portugal.

F. Maloberti is with the Department of Electrical Engineering, Universitá degli Studi di Pavia, 27100 Pavia, Italy.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2015.2453195

power budgets of each buffer amplifier are extremely tight to meet the market pressure on cost and display quality [1]. Plus, due to the fabrication spread and scale alternative of the panels, the buffer amplifiers should master a wide range of capacitive load ( $C_L$ ) up to tens of nF, while securing adequately large DC gain (e.g., > 66 dB for 10 bit resolution [2]) and output swing. Currently, multi-stage amplifiers dominate those applications owing to their key advantages of high DC gain and rail-to-rail output swing. However, the need for frequency compensation increases their design complexity, which also restricts their drivability of  $C_L$  (range and size), area and power efficiencies [3].

Single-stage amplifiers utilizing C<sub>L</sub> itself for frequency compensation can be an attractive solution to optimize the area and power. They can be almost unconditionally stable at any  $C_{L_{2}}$ naturally widening the CL drivability. In particular, the current-mirror amplifier [Fig. 1(a)] shows this prospective by preserving a rail-to-rail output swing, and the current-mirror factor K offers a freedom to leverage the various performance metrics such as effective transconductance (G<sub>m,eff</sub>), output resistance (R<sub>o</sub>), gain-bandwidth (GBW) product and slew rate (SR). Yet, the intrinsic DC gain is relatively low, only comparable to that of the differential-pair (DP) amplifier [Fig. 1(b)]. This reality confirms that most classical single-stage amplifiers were underused in large-C<sub>L</sub> applications when compared with their multi-stage counterparts. In fact, under the same power budget no matter how large is K, the current-mirror amplifier is still lagging behind the DP amplifier for most performance metrics (Table I). As a result, the DP amplifier is in general chosen as the "golden reference" for benchmarking different amplifier topologies [4]. Table I also includes the two-stage amplifier with simple Miller compensation (SMC) [Fig. 1(c)]. We see that except the DC gain and output swing, the DP amplifier typically performs better than the SMC amplifier for most metrics at equal power, regardless of CL size.

This paper introduces a nested-current-mirror (NCM) singlestage amplifier [5] that can alleviate the tight performance tradeoffs in conventional single-stage amplifier topologies, including the fundamental DP amplifier. The prototyped 3-step and 4-step NCM amplifiers achieve favorable performances with respect to the standard DP amplifier, and are comparable with the state-ofthe-art of three-stage amplifiers. The developed NCM principle and circuit implementation are different from those recently developed for low-dropout (LDO) regulator [6] and large- $C_L$  amplifier [7], even they also aim to improve the DC gain, GBW and SR via efficiently using the small-gain stages.

0018-9200 © 2015 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications standards/publications/rights/index.html for more information.



Fig. 1. Conventional (a) current-mirror amplifier, (b) differential-pair (DP) amplifier, and (c) simple Miller compensation (SMC) amplifier [3].

 TABLE I

 Performance Comparison Between the DP, Current-Mirror, and SMC Amplifiers Under Equal Power

|                    | Current-Mirror Amplifier                                                                 | Differential-Pair (DP) Amplifier                                                        | SMC Amplifier*                                                                        |
|--------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| G <sub>m,eff</sub> | $\frac{K}{K+1}g_{mp}$                                                                    | g <sub>mp</sub>                                                                         | $\frac{2}{5+3r}g_{mp}$                                                                |
| Ro                 | $\frac{K+1}{K}(r_{on}  r_{op})$                                                          | r <sub>on</sub>   r <sub>op</sub>                                                       | $\frac{5+3r}{6(1+r)}r_{\rm on}  r_{\rm op}$                                           |
| GBW                | $\frac{K}{K+1}\frac{g_{mp}}{C_L}$                                                        | $\frac{g_{mp}}{C_L}$                                                                    | $\frac{2r}{5+3r}\frac{g_{mp}}{C_L}$                                                   |
| DC Gain            | $g_{mp}(r_{on}  r_{op})$                                                                 | $g_{mp}(r_{on}  r_{op})$                                                                | $\left[g_{mp}(r_{on}  r_{op})\right]^2$                                               |
| Slew Rate          | $\frac{K}{K+1}\frac{2I_{b}}{C_{L}}$                                                      | $\frac{2I_{b}}{C_{L}}$                                                                  | $\frac{2r}{5+3r}\frac{2I_{b}}{C_{L}}$                                                 |
| Noise              | $\frac{8\kappa_B T\gamma}{g_{mp}}\frac{(K+1)^2}{K} \left(1+\frac{g_{mn}}{g_{mp}}\right)$ | $\frac{8\kappa_{\rm B}T\gamma}{g_{\rm mp}}\left(1+\frac{g_{\rm mn}}{g_{\rm mp}}\right)$ | $\frac{5+3r}{2}\frac{8\kappa_B T\gamma}{g_{mp}} \left(1+\frac{g_{mn}}{g_{mp}}\right)$ |
| Phase Margin       | < 90° depends on K                                                                       | ~90°                                                                                    | ~70°                                                                                  |

Transconductance & output resistance of NMOS [gmn, ron] and PMOS [gmp, rop];

\*For the SMC amplifier, the pole associated with the output is placed at 3x GBW to achieve ~70° PM.

Section II discusses the current-mirror amplifier and its variants, while giving the essential insights that inspire the proposed NCM solution as detailed in Section III. The analytical treatments of mismatch and robustness under different steps of NCM are given in Section IV, followed by the experiment results given in Section V. The conclusions are drawn in Section VI.

# II. BENEFIT AND PERFORMANCE LIMITS OF EXISTING SINGLE-STAGE AMPLIFIERS

This section evaluates the benefit and performance limits of the state-of-the-art single-stage amplifiers [8]–[10] that are variants of the rail-to-rail output current-mirror topology [Fig. 1(a)]. Their capability of enhancing the DC gain, GBW and SR are explored that stimulates the proposed solution.

# A. Current-Mirror Amplifier With Shunt Current Sources

Fig. 2(a) depicts a current-mirror amplifier with shunt current sources [8], where the diode-connected transistors  $M_{5a-6a}$ are shunt by a pair of fixed current sources  $M_{3a-4a}$ . Adding  $M_{3a-4a}$  allows budgeting more bias current to the input stage, while reducing that in the output stage. The mirror ratio  $K_2$  can be sized as that of the typical current-mirror amplifier, but already improving the effective transconductance  $G_{m,CS}$ , output resistance  $R_{o,CS}$ , SR (SR<sub>CS</sub>), and noise performance. The compromise is the parasitic effect induced by  $M_{3a-4a}$  that slightly lowers the position of the non-dominant pole at node  $X_1$  or  $Y_1$  penalizing the PM. The key metrics:  $G_{m,CS}$ ,  $R_{o,CS}$ ,  $SR_{CS}$ , and input-referred thermal noise, are calculated respectively as

$$G_{m,CS} = \frac{K_2 (K_1 + 1)}{K_2 + K_1 + 1} g_{mp}$$
(1)

$$R_{o,CS} = \frac{K_2 + K_1 + 1}{K_2} (r_{on} || r_{op})$$
(2)

$$SR_{CS} = \frac{K_2 (0.5K_1 + 1)}{K_2 + K_1 + 1} \frac{2I_b}{C_L}$$
(3)

$$\overline{v_{n,CS}^2} \approx \frac{8\kappa_B T\gamma}{g_{mp}} \left(\frac{K_2 + K_1 + 1}{K_1 + 1}\right)$$
$$\cdot \left(1 + \frac{K_2 + K_1 + 1}{K_1 + 1} \frac{g_{mn}}{g_{mp}}\right). \tag{4}$$

#### B. Current-Mirror Amplifier With Current Reuse

The bias current of the shunt current sources in [8] can be recycled by introducing another DP  $(M_{3b-4b})$  to cross-couple  $M_{5b-6b}$  [9], as shown in Fig. 2(b). This cross-connection ensures the transconductances of  $M_{3b-4b}$  are summed in phase with those of  $M_{1b-2b}$ , resulting in further augmented effective transconductance  $G_{m,CR}$ . It also saves the use of extra circuitry that biases  $M_{7b-8b}$ . During the large-step responses, the added DP disables  $M_{7b}$  or  $M_{8b}$ , rendering more current to be amplified



Fig. 2. Single-stage amplifiers developed from the current-mirror amplifier: (a) with shunt current sources; (b) with current reuse; (c) with local positive feedback. All feature a rail-to-rail output swing.

by the last current mirror  $(M_{9b} : M_{11b} \text{ or } M_{10b} : M_{12b})$ . Thus, the SR of this topology  $(SR_{CR})$  can surpass that of [8] with only the shunt current sources. Additionally, as this topology features two more current mirrors, there is more design freedom to leverage the DC gain, GBW, SR and noise. The added current mirrors also create a pole that associated with  $X_2$  and  $Y_2$ .  $M_{1b}$  and  $M_{2b}$  form the feedforward signal paths, generating a left-half-plane (LHP) zero which together with the added pole constitutes a pole-zero doublet. The extent of the PM's loss depends on the size of  $C_L$  and the ratios of the current mirrors. The key metrics are derived as

$$G_{m,CR} = \frac{K_3}{K_2} \frac{K_2 + 2K_1}{K_3 + K_2 + K_1 + 1} g_{mp}$$
(5)

$$R_{o,CR} = \frac{K_3 + K_2 + K_1 + 1}{K_3} \left( r_{on} \| r_{op} \right)$$
(6)

$$SR_{CR} = \frac{K_3}{K_2} \frac{K_2 + K_1}{K_3 + K_2 + K_1 + 1} \frac{2I_b}{C_L}$$
(7)

$$\overline{v_{n,CR}^{2}} \approx \frac{8\kappa_{B}T\gamma}{g_{mp}} \left[ \frac{(K_{3} + K_{2} + K_{1} + 1)(2K_{2} + K_{1} + 1)}{(2K_{1} + 1)^{2}} \right] \cdot \left( 1 + \frac{g_{mn}}{g_{mp}} \right).$$
(8)

#### C. Current-Mirror Amplifier With Local Positive Feedback

The current-mirror amplifier with local positive feedback is shown in Fig. 2(c) [10]. Unlike the solutions in [8] and [9], two cross-coupling transistors  $M_{3c-4c}$  are placed in parallel with the diode-connection transistors  $M_{5c-6c}$ . This act not only performs bias-current redistribution, but also generates a negative equivalent resistance to partially cancel the AC resistances of  $M_{5c-6c}$ . As a result, the impedances at  $X_3$  and  $Y_3$  are boosted, enhancing the small-signal mirror ratio to  $K_2/(1-K_1)$  without altering the

large-signal mirror factor K<sub>2</sub>. The improved effective transconductance G<sub>m,PF</sub> is thus significant. During the large-signal step responses, the local positive feedback effect forces the current in  $M_{0c}$  to flow only in  $M_{5c}$  or  $M_{6c}$  while nullifying that in  $M_{3c}$ or  $M_{4c}$ , and finally being multiplied by the current mirror  $M_{5c}$  :  $M_{7c}$  or  $M_{6c}$ :  $M_{8c}$ , respectively. Hence, this topology gives the largest SR enhancement. Yet, with K<sub>1</sub> approaching to unity, the resultant drawback is the poles associated with X<sub>3</sub> and Y<sub>3</sub> shift to substantially low frequencies, degrading the PM and tightly constraining the achievable GBW. Also, the GBW will be sensitive to the matching between  $M_{3c}$  to  $M_{6c}$ . Ultimately,  $K_1$  must be < 1 to limit the amount of positive feedback. Otherwise, the circuit becomes a latch or Schmitt trigger circuit [11]. A reasonable  $K_1$  (e.g., 0.8) can balance the performance boost and robustness against process variations and component mismatches. G<sub>m.PF</sub>, R<sub>o.PF</sub>, SR<sub>PF</sub>, and input-referred thermal noise of this amplifier can be expressed as

$$G_{m,PF} = \frac{K_2}{1 - K_1} \frac{K_1 + 1}{K_2 + K_1 + 1} g_{mp}$$
(9)

$$R_{o,PF} = \frac{K_2 + K_1 + 1}{K_2} (r_{on} || r_{op})$$
(10)

$$SR_{PF} = \frac{K_2 (K_1 + 1)}{K_2 + K_1 + 1} \frac{2I_b}{C_L}$$
(11)

$$\overline{v_{n,PF}^2} \approx \frac{8\kappa_B T\gamma}{g_{mp}} \frac{K_2 + K_1 + 1}{K_1 + 1} \left(1 + \frac{g_{mn}}{g_{mp}}\right).$$
(12)

# D. Summary of the Existing Current-Mirror Single-Stage Amplifiers and Their Small-Signal Efficiencies

We studied above if the bias current between the input and output stages of the current-mirror amplifier is distributed efficiently, the effective transconductance, output impedance and SR can be concurrently improved. This approach is friendlier than the technique of cascoding transistors, as the latter has to sacrifice part of the output swing, while the GBW is not improved due to no change of the effective transconductance. Also, the SR is fixed by the amount of bias current in the tail current source. Alternatively, we can stack multiple DPs to produce a group of amplifiers without increasing the static current [12], equivalently enhancing the overall transconductance, but not the GBW for each single amplifier. The SR is not improved because the transient current available to charge or discharge  $C_{L}$  is not boosted. It also penalizes the voltage headroom and still requires cascoding to boost the output impedance. Finally, this amplifier or a set of amplifiers can only be used for applications that support a set of distinct input common-mode voltages. Class-AB operation can improve SR, but normally entails extra power to contribute to the effective transconductance. To this point, inverter-based amplifiers can be an exception, but at the cost of lower power-supply rejection and narrower input common-mode range. Thus, for a single-stage amplifier, current redistribution should be a more general approach that can simultaneously alleviate the GBW-to-power trade-off, while boosting the output impedance and SR.

The small-signal efficiency  $EFF_{ss} = GBW \cdot C_L/I_Q$  is widely used to assess the GBW-to-power efficiency of an amplifier [13], where  $I_Q$  stands for the amplifier's static current. Assume the transistors follow the square-law drain-current model and their overdrive voltage  $(V_{ov})$  is selected to be 0.2 V. The EFF<sub>ss</sub> of the DP amplifier is  $1/(2\pi V_{ov}) \approx 800 \text{ MHz} \cdot \text{pF/mA}$ . This figure bounds how much power is entailed for the DP amplifier to attain the desired GBW at a given  $C_{L}$ . Similarly, the EFF<sub>ss</sub> of SMC and class-AB SMC amplifiers, the current-mirror amplifier and three advanced single-stage amplifiers [8]–[10] with a set of typical K, K<sub>1</sub>, and K<sub>2</sub> can be calculated against the last mirror ratio as plotted in Fig. 3. As expected, when the last mirror ratio goes up, all the current-mirror amplifiers discussed above can break the limit of GBW-to-power efficiency set by the DP amplifier. For instance, with  $K_2 = 5$ , the current mirror with local positive feedback attains the highest  $EFF_{ss}$  that is roughly 7× better that of the DP amplifier, but at the expense of PM. Furthermore, the EFF<sub>ss</sub> saturates faster when the last mirror ratio is increased. Inspired by this study, a NCM single-stage amplifier that alleviates the hard tradeoffs above is proposed; we utilize different NCM steps and a group of mirror ratios to allow flexible and systematic enhancement of DC gain, GBW and SR.

## III. PROPOSED NCM SINGLE-STAGE AMPLIFIER

## A. Basic Principles of NCM

The description of the NCM technique consists of two steps (Fig. 4). The first step is to split the DP transistor of the current-mirror amplifier into N sub-transistors  $M_1$  to  $M_N$ , and alternately connect their inputs with  $V_n$  and  $V_p$ . Next, the outputs of  $M_1$  to  $M_N$  are combined in sequence via the NCM formed by subdividing a current mirror into pieces with different ratios, which concurrently increases the effective transconductance  $G_{m,NCM}$  and output resistance  $R_{o,NCM}$  beyond those of the DP, and other single-stage amplifiers [8]–[10]. Specifically,



Fig. 3. Performance comparison among the DP, conventional current-mirror, SMC and Class AB SMC amplifiers. Note: topology A, B and C refer to the current-mirror amplifiers with shunt current sources, current reuse and local positive feedback, respectively.



Fig. 4. Development of the NCM amplifier from the current-mirror amplifier.

by sharing the current I<sub>b1</sub> (for the left-half side) with N divided DP transistors  $[(I_1, M_1), (I_2, M_2), \dots, (I_N, M_N)]$ , their outputs are combined via N nested current mirrors with ratios  $[(1:K_1), (1:K_2), \ldots, (1:K_N)]$ . Their inputs are alternately routed with V<sub>n</sub> and V<sub>p</sub> to ensure their outputs are in-phase summed. Since  $M_1-M_N$  are located in the signal path, all their transconductances contribute to G<sub>m,NCM</sub>, and are customizable via choosing K<sub>1</sub> to K<sub>N</sub> properly. For instance, for Signal Path 1,  $g_{m1}(M_1)$  is multiplied by N times, contributing  $(K_1 \cdot K_2 \cdots K_N)g_{m1}$  to  $G_{m,NCM}$ . If high DC gain and GBW are desired, more mirror stages and bigger of their ratios are preferred. Yet, to reduce the noise and random offset voltage, the largest amount of current should be allocated to the 1st mirror with a small K1. To enhance SR, most of the current can be assigned to the 2nd-last mirror with augmented  $K_{N-1}$  and K<sub>N</sub>. Indeed, the mirror stages and ratios are limited by the PM and transistor mismatches. If a large  $C_L$  is imposed, PM is no longer the stability constraint. For the mismatches, the W and L of transistors can be upsized for better matching (details in Section IV) and higher intrinsic gain. Both are decisive to the expected value of G<sub>m,NCM</sub> and R<sub>o,NCM</sub>. For very low-power design (e.g., nW regime), the leakage current might be a factor that limits the number of mirror stages. This is because at the highest temperature and fast corners the intrinsic gain of the transistors is significantly reduced. Along such a NCM process, R<sub>0.NCM</sub> is improved as well since less current is directed to the output stage. Thus, the DC gain can be as high as that of single-stage cascode amplifier, but without the output swing penalty. Moreover, unlike the typical current-mirror amplifier, cutting the current of the output stage does not essentially



Fig. 5. The schematic of the 3-step NCM amplifier with the half-side device sizes.

degrade the SR. In fact, as long as  $K_N \cdot I_N > I_b$ , the SR of the proposed NCM amplifier can still outperform that of the DP amplifier.

The number of NCM step is a design parameter. We show below the 3-step and 4-step designs as they can provide appreciable performance gain, while allowing the design metrics to be analytically tractable and usable. A NCM step  $\geq 5$  will raise the design complexity dramatically as there will be many parameters to manage. In addition, the benefit of SR boost will diminish.

# B. Three-Step NCM Single-Stage Amplifier

Fig. 5 shows the schematic of a 3-step NCM amplifier, with the sizing details marked on the right half. The DP transistors are split into  $M_1-M_3$ . Their outputs are summed via the NCM mirrors realized by  $M_4-M_9$ .  $M_{10}$  collects the output of the left, to form the single-ended output together with  $M_9$ . To show how the mirror ratios  $K_1$  to  $K_5$  contribute to the effective transconductance ( $G_{m,NCM3}$ ), GBW, DC gain, SR, and noise, quantitative analyses are conducted, and they are valid for both single-ended output and differential output implementations.

1)  $G_{m,NCM3}$  is first calculated by finding the small-signal short current at the output with respect to the input, which is given by

$$G_{m,NCM3} = \frac{K_5 \left[ 2K_4 \left( \frac{K_3 + K_2}{K_3} \right) + 1 \right]}{\sum_{i=1}^{5} K_i + 1} g_{mp}.$$
 (13)

As indicated in (13),  $G_{m,NCM3}$  is mainly determined by the product of  $K_5$  and  $K_4 \cdot (K_3 + K_2)/K_3$  with a given sum of  $K_1$  to  $K_5$ . Since the product is readily sized to be much higher than the sum,  $G_{m,NCM3}$  is significantly boosted, usually in one or two order(s) of magnitude higher than that of the DP amplifier (i.e.,  $g_{mp}$ ) for the same power consumption. This also indicates that the 3-step NCM amplifier has the same GBW improvement over the DP amplifier.

2) The DC gain of the 3-step NCM amplifier is expressed as the product of  $G_{m,NCM3}$  and its output resistance  $R_{o,NCM3}.$  In addition to  $G_{m,NCM3}$  that already considerably improves its DC gain,  $R_{o,NCM3}$  is also enhanced over that of the DP amplifier, and can be represented by

$$R_{o,NCM3} = \frac{\sum_{i=1}^{5} K_i + 1}{K_5} (r_{on} \parallel r_{op}).$$
(14)

The gain enhancement seen in  $R_{o,NCM3}$  is attributed to substantial bias current reduction in the output stage in comparison with that of the DP amplifier. Thus, an overall DC gain enhancement of > 30 dB over the DP amplifier can be observed, while should be better than those (10 to 20 dB) of other topologies as discussed in Section II.

3) SR determines the amplifier's settling performance. The SR of the 3-step NCM amplifier  $SR_{NCM3}$  can be analyzed according to Fig. 6. Suppose a large negative step appears at  $V_p$ , it follows that the 2nd mirror turns off. Consequently, almost all the current in  $M_3$  is directed into  $M_8$  and amplified by the 3rd mirror to discharge  $C_L$ . As long as the amplified current is  $> 2I_b$ , the negative SR can be better than the DP amplifier. Similar analyses can be applied when there is a large positive input step occurring at  $V_p$ , resulting in a symmetric SR expressed by

$$SR_{NCM3} = \frac{K_5 (K_4 + 1)}{\sum_{i=1}^{5} K_i + 1} \frac{2I_b}{C_L}.$$
 (15)

Examining (15) implies that if  $K_5 \cdot (K_4 + 1) > K_5 + K_4 + K_3 + K_2 + K_1 + 1$ , the SR of the proposed amplifier surpasses that of the DP amplifier at equal power, which can be realized by selecting relatively large  $K_4$  and  $K_5$ .

4) Noise can be a limiting factor in certain applications. Since the analysis of both thermal and flicker noise follows the same procedure outlined in [14], only the input-referred thermal noise of the 3-step NCM amplifier is provided here, which is given by

$$\frac{\overline{\mathbf{v}_{n,\text{NCM3}}^{2}} \approx \left(\sum_{i=1}^{5} \mathbf{K}_{i}+1\right) \left[\left(\frac{\mathbf{K}_{4}}{\mathbf{K}_{3}} \frac{\mathbf{K}_{2}}{\mathbf{K}_{1}}\right)^{2} \mathbf{K}_{1}+\left(\frac{\mathbf{K}_{4}}{\mathbf{K}_{3}}\right)^{2} (\mathbf{K}_{3}+\mathbf{K}_{2})+\mathbf{K}_{4}+1\right]}{\left[2\left(\frac{\mathbf{K}_{4}}{\mathbf{K}_{3}} \mathbf{K}_{2}+\mathbf{K}_{4}\right)+1\right]^{2}} \cdot \frac{8\kappa_{\text{B}} \mathrm{T}\gamma}{g_{\text{mp}}} \left(1+\frac{g_{\text{mn}}}{g_{\text{mp}}}\right).$$
(16)

Compared to that of the DP amplifier, it is unobvious from (16) that the NCM amplifier generates more noise. But intuitively when  $G_{m,NCM3}$  is enhanced by the NCM, the transistors' noise is also amplified by the mirror ratios. Thus, the NCM amplifier has to tradeoff the noise performance for a better  $G_{m,NCM3}$ .

5) The main sources of random mismatch in a pair of identically designed MOS transistors are from the threshold voltage ( $\Delta V_{th}$ ) and the current factor ( $\Delta\beta$  where  $\beta = \mu C_{ox} W/L$ ) [15]. Assume that  $A_{thn}$  and  $A_{thp}$  are threshold



Fig. 6. SR analysis of a 3-step NCM amplifier.

mismatch factors of NMOS and PMOS, respectively, while  $A_{\beta n}$  and  $A_{\beta p}$  correspond to the current mismatch factors of NMOS and PMOS. The input-referred offset voltage of the 3-step NCM amplifier can be obtained by calculating the total drain-current standard deviation ( $\sigma$ ) at the output and then referred to the inputs of the DP transistors by dividing  $G_{m,NCM3}$ , which is given as in (17), shown at the bottom of the page. Since the mirror ratios are the key sizing parameters of NCM, using multiple unit-transistors in parallel is helpful for accurate matching (this often translates into the finger design in the layout). Thus, the unit- transistors with the device area  $W_{un} \cdot L_{un}$  (NMOS) and  $W_{up} \cdot L_{up}$ (PMOS) are utilized in (17). Also, gmnu (gmpu) denotes the transconductance of the unit-NMOS (PMOS) transistor biased with the unit-current I<sub>u</sub>. Generally, the offset contribution due to the current factor mismatches can be neglected as it is much smaller than that from the threshold voltage mismatches with a typical  $\mathrm{g}_\mathrm{m}/\mathrm{I}_\mathrm{D}$  designed for the input transistors. To further simplify (17), and obtain quantitative assessment of the offset voltage tradeoff, we assume both unit-NMOS and PMOS transistors generate the same transconductance (i.e.,  $g_{mnu} = g_{mpu}$ ) and contribute the same amount of offset voltage. For instance, if the mirror factors are selected as the design case to be given below (i.e.,  $K_1 = 2, K_2 = K_4 = 3, K_3 = 1$ , and  $K_5 = 5$ ), the 3-step NCM amplifier has to tradeoff  $1.8 \times$  increment of the offset voltage when compared with that of the DP amplifier.

## C. Design Case

The sub mirror ratios are handy to increase the design flexibility. A summary of the main performance concerns

TABLE II SUMMARY OF MAIN PERFORMANCE CONCERNS WITH MIRROR RATIOS FOR THE 3-STEP NCM AMPLIFIER

|               | 1 <sup>st</sup> mirror                 | 2 <sup>nd</sup> mirror                 | 3 <sup>rd</sup> mirror |
|---------------|----------------------------------------|----------------------------------------|------------------------|
| Main Concerns | Noise, Offset                          | Gain, GBW, SR                          | GBW, SR                |
| Mirror Ratio  | Mirror Ratio Smaller                   |                                        | Larger                 |
| K₁ to K₅      | K <sub>1</sub> = 2, K <sub>2</sub> = 3 | K <sub>3</sub> = 1, K <sub>4</sub> = 3 | K <sub>5</sub> = 5     |

with mirror ratios is given in Table II, under the knowledge of (13)-(17). For the 3-step NCM, the total bias current  $(2I_{b} = 3 \mu A)$  is divided into 30 unit-current ( $I_{u} = 100 nA$ ). To leverage the key metrics, the 1st mirror  $(M_4 : M_5)$  uses a small ratio of only 1.5 ( $K_1 = 2$  and  $K_2 = 3$ ). The 2nd mirror  $(M_6: M_7)$  draws less current under a larger ratio of 3 ( $K_3 = 1$ and  $K_4 = 3$ ) to boost the DC gain and GBW, as they contribute less noise. Also, a larger  $K_4$  enhances the SR. The 3rd mirror  $(M_8 : M_9)$  is assigned the largest ratio  $(K_5 = 5)$  to benefit the SR and  $G_{m,NCM}$ . Substituting these values into (13)–(15), the DC gain, GBW and SR are theoretically improved by 28 dB,  $8.33 \times$  and  $1.33 \times$ , respectively, when compared to the DP amplifier. Although the noise voltage of the 3-step NCM amplifier is  $1.39 \times$  that of the DP amplifier, it is only  $0.52 \times$  that of the current-mirror amplifier under K = 5 (equivalent as  $K_5$ in Fig. 5).

## D. Stability Analysis

The equivalent small-signal diagram of the 3-step NCM amplifier is shown in Fig. 7(a).  $G_{m1}$ ,  $G_{m2}$ , and  $G_{m3}$  are the transconductances of  $M_{1-3}$  respectively while  $Z_{b1}$ ,  $Z_{b2}$ , and  $Z_{b3}$  correspond to the input impedances of the 1st to 3rd mirrors. The transconductances of the transistors in the three mirrors are respectively represented by  $G_{mb1-3}$ , while  $Z_{out}$ 

$$\sigma_{\rm NCM3} \left( V_{\rm os} \right) \approx \frac{\sqrt{\left[ \left( \frac{K_4}{K_3} \right)^2 \left( K_3 + K_2 + \frac{K_2^2}{K_1} \right) + K_4 + 1 \right] \left[ \frac{A_{\rm thp}^2}{W_{\rm up}L_{\rm up}} + \left( \frac{I_{\rm u}}{g_{\rm mpu}} \right)^2 \frac{A_{\beta p}^2}{W_{\rm up}L_{\rm up}} \right]}{2 \left( \frac{K_4}{K_3} K_2 + K_4 \right) + 1} \left[ \left( \frac{g_{\rm mun}}{g_{\rm mpu}} \right)^2 \frac{A_{\rm thn}^2}{W_{\rm un}L_{\rm un}} + \left( \frac{I_{\rm u}}{g_{\rm mpu}} \right)^2 \frac{A_{\beta n}^2}{W_{\rm un}L_{\rm un}} \right]}{2 \left( \frac{K_4}{K_3} K_2 + K_4 \right) + 1} \right]$$
(17)



Fig. 7. (a) Block diagram of the proposed 3-step NCM amplifier; (b) its conceptual Bode plot.



Fig. 8. (a) Block diagram of the feedforward amplifier in [14]; (b) its conceptual Bode plot.

models the output impedance that includes  $C_L$ . To derive the transfer function, we assume the following: 1)  $r_{onu}$  ( $r_{opu}$ ) is the output resistance of the unit-NMOS (PMOS) biased with  $I_u$ , respectively; 2) the intrinsic gain of the unit NMOS (PMOS) is  $\gg 1$ ; 3)  $C_{p1-3}$  correspond to the lumped node capacitances at the gates of the 1st to 3rd mirrors;  $G_{m1}$ ,  $G_{m2}$  and  $G_{m3}$  are equal to  $K_1 \cdot g_{mpu}$ , ( $K_2 + K_3$ )  $\cdot g_{mpu}$ , and ( $K_4 + 1$ )  $\cdot g_{mpu}$ , respectively, and  $G_{mb1}$ ,  $G_{mb2}$ , and  $G_{mb3}$  are  $K_2 \cdot g_{mnu}$ ,  $K_4 \cdot g_{mnu}$ , and  $K_5 \cdot g_{mnu}$ , respectively. The obtained transfer function of the 3-step NCM amplifier is calculated as

$$A_{v}(s) = A_{0} \frac{\left(1 + \frac{s}{a_{1}} + \frac{s^{2}}{a_{1}a_{2}}\right)}{\left(1 + \frac{s}{\omega_{p1}}\right)\left(1 + \frac{s}{\omega_{p2}}\right)\left(1 + \frac{s}{\omega_{p3}}\right)\left(1 + \frac{s}{\omega_{p3}}\right)}$$
(18)

where  $A_0$  is the DC gain, i.e., the product of  $G_{m,NCM3}$  in (13) and  $R_{o,NCM3}$  in (14). Like all other single-stage amplifiers,  $\omega_{p1}$ , the dominant pole, is associated with the output stage.  $\omega_{p2}, \omega_{p3}$ , and  $\omega_{p4}$  are the non-dominant poles due to the 3rd, 2nd, and 1st mirrors, respectively. The two LHP zeros ( $\omega_{z1-2}$ ) are roots of the numerator in  $A_v(s)$  and created by the inherent feedforward stages (i.e.,  $G_{m2-3}$ ). Depending on the values of  $K_1$  to  $K_4, \omega_{z1-2}$  are typically in the form of complex conjugate zeros. As illustrated in Fig. 7(b), they are beneficial to compensate the phase shift produced by  $\omega_{p2-4}$  at the high frequencies.

Although the explicit multi-path feedforward compensation [Fig. 8(a))] could be employed to generate the LHP zeros for offsetting phase shift at the unity-gain frequency (UGF)  $\omega_{u}$ ,

it requires additional power and circuitry [16]. Moreover, because the non-dominant poles locate at low frequencies, the created LHP zeros locate far beyond them and thus cannot recover the phase lag to be  $< 180^{\circ}$  above  $\omega_{\rm u}$  [Fig. 8(b)]. Thus, the explicit multi-path feedforward compensation amplifier is only conditionally stable [17], leading to large-signal stability concerns during startup, large transients or saturation recovery [18]. In contrast, the proposed NCM amplifier, except the output node, creates merely low-impedance nodes in the signal path, allowing all the non-dominant poles and LHP zeros to be positioned beyond  $\omega_{u}$ . The phase response at all the frequencies below  $\omega_{\rm u}$  shows a phase shift much less than 180°. To this end, the NCM amplifier can be considered as *absolutely stable* [17] in large-signal operation. The details of the pole and zero positions of the designed 3-step NCM are shown in Fig. 9, where the Bode plot shows the stability of the proposed amplifier is bounded by the small- $C_L$  condition. For  $PM > 65^\circ$  at the smallest C<sub>L</sub> (i.e., the highest GBW),  $\omega_{p2}$  ( $\omega_{p3}$ ) should be placed  $\sim 4 \times (8 \times)$  higher than  $\omega_{\rm u}$ , while  $\omega_{\rm p4}$  is positioned at a further higher frequency so that its phase shift at  $\omega_u$  can be counteracted by  $\omega_{z1-2}$ .

## IV. TRANSISTOR MISMATCHES AND ROBUSTNESS

To investigate the impact of transistor mismatches on the key metrics, a 4-step NCM design with aggressive mirror ratios and reduced transistor area is also designed, as shown in Fig. 10. The static current is 3  $\mu$ A and divided into 60 units. The consideration shown in Table II justifies the selection of K<sub>1</sub> to K<sub>7</sub>.



Fig. 9. The pole-zero distribution of the 3-step NCM amplifier.

Fig. 11 depicts the large-signal step responses of both 3-step and 4-step NCMs under  $100 \times$  Monte-Carlo simulations. At 0.15 nF C<sub>L</sub>, the worse rise/fall time at 1% precision of the 3-step (4-step) are 24.6 (19.3) and 23.0 (22.8)  $\mu$ s, respectively. Both results are relatively robust, especially for applications in which the settling time is dominated by the SR (i.e., only determined by the tail current and C<sub>L</sub>, and therefore less susceptible to transistor mismatches).

For the small-signal metrics, such as DC gain and UGF, both are vulnerable to transistor mismatches if large mirror ratios and more mirror stages are assigned. This is due to the phenomena different from the traditional mismatch analysis [19]: the random current mismatches, particularly those in the 1st mirror and associated DP input transistors, are successively amplified by the NCM, thereby affecting the DC operation of the NCM amplifier by disabling the diode-connected transistors. The following two subsections study the robustness of 3-step and 4-step NCMs under transistor mismatches.

# A. Three-Step NCM Amplifier Under Transistor Mismatches

In the 3-step NCM amplifier, if the transistor mismatches are not well-controlled, the diode-connected transistor  $M_8$  shows the highest possibility to exhibit no bias current, destroying the amplifier's DC operation and nullifying the performance enhancement. The impact of  $\Delta V_{\rm th}$  is first evaluated, which shows the  $\omega$  of  $M_8$ 's drain current can be expressed as

 $\sigma_{
m th,NCM3}\left({
m I}_{
m D,M8}
ight)$ 

$$= \sqrt{\frac{\left[\left(\frac{K_4}{K_3}\right)^2 \left(K_3 + K_2 + \frac{K_2^2}{K_1}\right) + K_4 + 1\right] \frac{(g_{mpu}A_{thp})^2}{W_{up}L_{up}} + \left[\left(\frac{K_4}{K_3}\right)^2 \frac{K_2(K_2 + K_1)}{K_1} + \frac{K_4(K_4 + K_3)}{K_3}\right] \frac{(g_{mnu}A_{thn})^2}{W_{un}L_{un}}}{(19)}$$

Assume the transistors follow the square-law drain-current model, the drain-current  $\sigma$  of M<sub>8</sub> due to the current factors are calculated as in (20), shown at the bottom of the page, where  $\beta_{un}$  and  $\beta_{up}$  are the current factors of the unit-NMOS and PMOS transistors, respectively. Thus, the percentage of  $\sigma$  of the total M<sub>8</sub>'s drain-current mismatch  $\alpha_{\rm NCM3}$  is given by (21), also shown at the bottom of the page.  $\alpha_{\rm NCM3}$  is a key metric used to quantify the robustness of the 3-step NCM amplifier. As suggested by (21), with increased mirror factors  $K_4/K_3$ and/or  $K_2/K_1$ ,  $\alpha$  goes up thereby degrading the yield of the amplifier. Also,  $\alpha_{\rm NCM3}$  is highly related to the transistors' operating points  $(g_{mnu}/I_u \text{ for NMOS and } g_{mpu}/I_u \text{ for PMOS})$ and the sized area  $(W_{\rm un} \cdot L_{\rm un}$  for each unit of NMOS, and  $W_{up} \cdot L_{up}$  for each unit of PMOS). Similar derivation can be applied to the 4-step NCM to obtain  $\alpha_{\rm NCM4}$ . In addition to the most straightforward approach to reduce  $\alpha_{\rm NCM3}$  by increasing the device areas, there are several circuit- and layout-level techniques can be applied to the proposed NCM amplifier to

$$\sigma_{\beta,\text{NCM3}}\left(I_{\text{D,M8}}\right) = \frac{1}{2} \sqrt{\frac{\left[\left(\frac{K_4}{K_3}\right)^2 \left(K_3 + K_2 + \frac{K_2^2}{K_1}\right) + K_4 + 1\right] \beta_{\text{up}}^2 (V_{\text{GSp}} - V_{\text{thp}})^4 \frac{A_{\beta p}^2}{W_{\text{up}} L_{\text{up}}}}{+ \left[\left(\frac{K_4}{K_3}\right)^2 \frac{K_2 (K_2 + K_1)}{K_1} + \frac{K_4 (K_4 + K_3)}{K_3}\right] \beta_{\text{un}}^2 (V_{\text{GSn}} - V_{\text{thn}})^4 \frac{A_{\beta n}^2}{W_{\text{un}} L_{\text{un}}}}$$
(20)

$$\alpha_{\rm NCM3} = \frac{\sqrt{\sigma_{\rm th,NCM3}^2 (I_{\rm D,M8}) + \sigma_{\beta,\rm NCM3}^2 (I_{\rm D,M8})}}{I_{\rm D,M8}} \\
= \sqrt{\frac{\left[ \left( \frac{K_4}{K_3} \right)^2 \left( K_3 + K_2 + \frac{K_2^2}{K_1} \right) + K_4 + 1 \right] \left[ \left( \frac{g_{\rm mpu}}{I_u} \right)^2 \frac{A_{\rm thp}^2}{W_{\rm up}L_{\rm up}} + \frac{A_{\beta p}^2}{W_{\rm up}L_{\rm up}} \right]}{\sqrt{\left[ \left( \frac{K_4}{K_3} \right)^2 \frac{K_2(K_2 + K_1)}{K_1} + \frac{K_4(K_4 + K_3)}{K_3} \right] \left[ \left( \frac{g_{\rm mnu}}{I_u} \right)^2 \frac{A_{\rm thn}^2}{W_{\rm up}L_{\rm up}} + \frac{A_{\beta n}^2}{W_{\rm up}L_{\rm up}} \right]}}{\sqrt{\frac{K_2(K_2 + K_1)}{K_1} + \frac{K_4(K_4 + K_3)}{K_3}} } \right] \left[ \left( \frac{g_{\rm mnu}}{I_u} \right)^2 \frac{A_{\rm thn}^2}{W_{\rm up}L_{\rm up}} + \frac{A_{\beta n}^2}{W_{\rm up}L_{\rm up}} \right]} \right].$$
(21)



GND K1·1u K2·1u K3·1u K4·1u K5·1u K6·1u Iu K7·1u 1<sup>st</sup> Mirror 2<sup>nd</sup> Mirror 3<sup>rd</sup> Mirror 4<sup>th</sup> Mirror

| This Design: | $K_1 = K_5 = 2$ | $K_2 = K_7 = 6$ | $K_3 = 1$ | $K_4 = 4$ | $K_6 = 8$ | $I_b = ($ | K7+K6 | +K5+ | K4+K | 3+K2. | +K1+1 | )·Iu | $I_u = 50 nA$ |
|--------------|-----------------|-----------------|-----------|-----------|-----------|-----------|-------|------|------|-------|-------|------|---------------|
|              |                 |                 |           |           |           |           |       | -    |      | -     |       |      |               |

| Device | Size(µm/µm) | Device | Size(µm/µm)  | Device | Size(µm/µm)  | Device | Size(µm/µm)  |
|--------|-------------|--------|--------------|--------|--------------|--------|--------------|
| M1     | 1/0.36(x2)  | M5     | 0.4/0.5 (x2) | M9     | 0.4/0.5 (×2) | M13    | 1.2/0.4 (x2) |
| M2     | 1/0.36(x7)  | M6     | 0.4/0.5 (×6) | M10    | 0.4/0.5 (x8) | Mb     | 4/1 (x6)     |
| M3     | 1/0.36(x6)  | M7     | 0.4/0.5      | M11    | 0.4/0.5      |        |              |
| M4     | 1/0.36 (x9) | M8     | 0.4/0.5 (x4) | M12    | 0.4/0.5 (x6) |        |              |

Fig. 10. The schematic of the 3-step NCM amplifier with the half-side device sizes and selected  $K_1$ - $K_7$  values.



Fig. 11. Large-step (500 mV) responses at 0.15 nF C<sub>L</sub> from Monte-Carlo simulations: (a) 3-step NCM; (b) 4-step NCM.

 TABLE III
 300-Run Monte-Carlo Simulation Results Over Process Variations and Device Mismatches

|         |                 | 3-Step NCI   | V Amplifie | r @ C∟ = 0.15 nF       |                                          | 4-Step NCM Amplifier @ C∟ = 0.15 nF |              |        |                        |                                            |  |  |
|---------|-----------------|--------------|------------|------------------------|------------------------------------------|-------------------------------------|--------------|--------|------------------------|--------------------------------------------|--|--|
| Metrics | DC Gain<br>(dB) | UGF<br>(MHz) | PM (°)     | Offset<br>Voltage (mV) | ΔΙ <sub>D8</sub> /Ι <sub>D8</sub><br>(%) | DC Gain<br>(dB)                     | UGF<br>(MHz) | PM (°) | Offset<br>Voltage (mV) | ΔΙ <sub>D11</sub> /Ι <sub>D11</sub><br>(%) |  |  |
| Mean    | 73.4            | 0.281        | 84.0       | 0.383                  | 4                                        | 44.7                                | 0.512        | 80.7   | -0.122                 | 200                                        |  |  |
| σ       | 4.81            | 0.0026       | 2.37       | 2.01                   | 47.4                                     | 29.0                                | 0.627        | 11.0   | 4.07                   | 240                                        |  |  |

minimize  $\alpha_{NCM3}$ . For example, series-parallel current mirrors are utilized in [20] to realize large ratio current mirrors with reduced current mismatch while multi-dimension current mirror layout techniques are employed in [21] for substantial current mismatch reduction.

# B. Three-Step NCM Versus Four-Step NCM

The 3-step NCM is compared with the aggressive 4-step NCM design to study the correlation of mismatches and robustness. From Section IV-A,  $\alpha_{\rm NCM3}$  should be downsized for better robustness, via selecting small mirror factors and enlarging the area of the unit-NMOS and PMOS transistors. In the 3-step NCM, the unit-NMOS is sized to be 2/0.8  $\mu$ m while the unit-PMOS chooses an aspect ratio of 1.3/1.3  $\mu$ m. They operate at the inversion levels corresponding to  $g_{\rm mnu}/I_{\rm u} = 22.9 \ {\rm V}^{-1}$ 

and  $g_{mpu}/I_u = 22.1~V^{-1}$ . For the 0.18  $\mu m$  CMOS technology utilized,  $A_{thn}~(A_{thp})$  and  $A_{\beta n}~(A_{\beta p})$  are 3.2 (4.8)  $mV/\mu m$  and  $\sim 2(2)\% \cdot \mu m$ , respectively. The calculated  $\alpha_{NCM3}$  is  $\sim 50\%$ . The unit-NMOS and PMOS in the 4-step NCM are sized as 1/0.36  $\mu m$  and 0.4/0.5  $\mu m$ , respectively.  $g_{mnu}/I_u$  and  $g_{mpu}/I_u$  are designed to be 23.5  $V^{-1}$  and 23.1  $V^{-1}$ .  $\alpha_{NCM4}$  for  $M_{11}$  is calculated as  $\sim$  3, implying the 4-step NCM amplifier is highly sensitive to the transistor mismatches.

Three-hundred-run Monte-Carlo simulations (with process + mismatch) allow us to quantitatively compare the 3-step and 4-step NCM amplifiers. As shown inTable III, for the 3-step NCM, the mean of the DC gain is ~73 dB ( $\sigma$  <5 dB) while the mean value in the 4-step NCM is only 44 dB ( $\sigma \approx 29$  dB). The latter is insufficient for the proposed application that entails >66 dB. Thus, the 3-step NCM is much more robustness

 TABLE IV

 Performance Summary and Comparison of the DP, 3-Step NCM and 4-Step NCM Amplifiers

|                                                 | Турі                 | ical DP Amp   | lifier        | Proposed        | 3-Step NCM    | I Amplifier    | Proposed 4-Step NCM Amplifier |               |                |  |  |
|-------------------------------------------------|----------------------|---------------|---------------|-----------------|---------------|----------------|-------------------------------|---------------|----------------|--|--|
| Load C∟ (nF)                                    | 0.15 0.5 15          |               |               | 0.15            | 0.5           | 15             | 0.15                          | 0.5           | 15             |  |  |
| UGF (MHz)                                       | 0.0371               | 0.0116        | 0.00038       | 0.283           | 0.083         | 0.0027         | 1.24                          | 0.396         | 0.013          |  |  |
| Phase Margin (°)                                | 91.7                 | 92.5          | 92.9          | 86.4            | 88.9          | 90.2           | 62.4                          | 81.4          | 90.2           |  |  |
| Gain Margin (dB)                                | >60 >60 >60          |               | 31.5          | 41.9            | 41.9 >60      |                | 23.7                          | 56.1          |                |  |  |
| SR <sub>ave</sub> (V/µs)                        | 0.0166 0.0058 0.0002 |               |               | 0.0256          | 0.0077        | 0.00025        | 0.0314                        | 0.0115        | 0.00037        |  |  |
| 1% T <sub>s,ave</sub> (µs)                      | 40.1 109 3280        |               | 20.8          | 71.3            | 2149          | 17             | 47.1                          | 1444          |                |  |  |
| DC Gain (dB) (extrapolated)                     |                      | 43            |               |                 | 72            |                | 84                            |               |                |  |  |
| Input-Referred Noise<br>(nV/√Hz)                | 310 @<br>0.1kHz      | 120 @<br>1kHz | 80 @<br>10kHz | 430 @<br>0.1kHz | 170 @<br>1kHz | 110 @<br>10kHz | 1470 @<br>0.1kHz              | 440 @<br>1kHz | 140 @<br>10kHz |  |  |
| Power (µW) @ V <sub>DD</sub> (V)                |                      |               |               | 3.6 @ 1.2       |               |                |                               |               |                |  |  |
| Chip Area (mm <sup>2</sup> )                    |                      |               |               |                 | 0.0013        |                |                               |               |                |  |  |
| CMOS Technology                                 |                      |               |               |                 | 0.18µm        |                |                               |               |                |  |  |
| FOM <sub>1</sub> [(MHz·pF)/µW/mm <sup>2</sup> ] | 1,189                | 1,239         | 1,218         | 9,071           | 8,868         | 8,654          | 39,744                        | 42,308        | 41,667         |  |  |
| FOM <sub>2</sub> [(V/μs·pF)/μW/mm²]             | 532                  | 620           | 641           | 821             | 823           | 801            | 1,006                         | 1,229         | 1,186          |  |  |



Fig. 12. Die photos: (a) DP amplifier; (b) 3-step NCM amplifier; (c) 4-step NCM amplifier.

in terms of DC gain. For the UGF,  $\sigma$  of the 3-step NCM is <10% of the mean, while for the 4-step NCM its  $\sigma$  is even > 1.2× of its mean. Moreover, roughly half of 300 runs achieve a UGF < 30 kHz. The PM of the 3-step NCM shows a small  $\sigma$  of 2.4°, but a very large spread for the 4-step NCM. For the offset voltage, the 3-step NCM has a small  $\sigma$  of 2 mV, but about 2 × larger offset spread for the 4-step NCM. It is obvious in Table III that the robustness factor  $\alpha_{\rm NCM3}$  is much smaller than  $\alpha_{\rm NCM4}$  consistent with the calculations, while validating the robustness of the 3-step NCM over the 4-step one.

## V. EXPERIMENTAL RESULTS

The DP, 3-step and 4-step NCM amplifiers designed under the same power and area budgets were fabricated in 0.18  $\mu$ m CMOS. Their die photos are shown in Fig. 12; all have a die size of 0.0013 mm<sup>2</sup>. Their measured AC and small-step responses are plotted in Fig. 13. The 3-step NCM shows 0.0027–0.283 MHz UGF, linearly scalable with C<sub>L</sub> from 15 down to 0.15 nF, which are > 7.5× to those of the DP (0.00038 to 0.037 MHz). The extrapolated DC gain (73 dB) of the 3-step NCM also compares favorably with that (43 dB) of the DP. Unlike those multi-stage designs [22]–[27] that have stringent stability limits on both small and large C<sub>L</sub> sides, the stability of the NCM amplifiers are only bounded by the small-C<sub>L</sub> side (i.e., 86.4° PM at 0.15 nF C<sub>L</sub> for the 3-step NCM). The



Fig. 13. Measured AC responses (at  $C_L = 0.15$  and 15 nF) and small-step responses (at  $C_L = 0.15$  nF): (a) DP amplifier; (b) 3-step NCM amplifier; (c) 4-step NCM amplifier.

PM is still 82.4° when  $C_L$  is down to  $\sim 0.075$  nF that is the minimum  $C_L$  limited by the parasitics. In fact, the simulations indicate that the minimum  $C_L$  is 0.03 nF when targeting a PM of 65°. The 3-step NCM technique has a tradeoff on the



Fig. 14. Large-step responses of the DP (left), 3-step NCM (mid) and 4-step NCM (right) amplifiers at C<sub>L</sub>: (a) 0.15 nF; (b) 15 nF.



Fig. 15. Benchmark with the state-of-the-art three-stage amplifiers.

input-referred noise,  $1.38 \times$  to  $1.8 \times$  higher than the DP amplifier. The large-step responses are plotted in Fig. 14. At 0.15 and 15 nF C<sub>L</sub>, the 3-step NCM amplifier improves constantly the average SR by  $> 1.25 \times$ , and 1% settling time by  $> 1.5 \times$ .

For the aggressive 4-step NCM design, Figs. 13 and 14 show that it could achieve further enhancement of both AC and transient performances over the DP amplifier (i.e., 84 dB DC gain, >33× larger UGF, 1.9× higher SR and 2.3 × 1% settling time reduction). Yet, the noise performance gets worse and the robustness degrades. In fact, only 9 out of 15 available samples measure similar performances as the theoretical prediction. On the contrary, all 15 samples of the 3-step NCM amplifier measure consistent improvements of those key metrics matched with the analysis (Section III-B). Particularly, the UGF exhibits a very small  $\sigma$  (0.0154 MHz) that is only 6% of the mean (0.275 MHz), and the  $\sigma$  of PM is only 1.31° for a mean of 86.1°. The performance summary is given in Table IV.

Unlike the multi-stage amplifiers, no bulky passives are entailed in our single-stage solutions. To allow a fair comparison with recent three-stage amplifiers [22]-[27], two figures-of-merit (FOMs) [5] that account for the impact of both power and area:  $FOM_1 = UGF \cdot C_L/(Power \cdot Area)$ and  $FOM_2 = SR \cdot C_L / (Power \cdot Area)$ , are introduced. As summarized in Fig. 15, both the 3-step and 4-step NCM amplifiers achieve comparable  $FOM_1$ , and break the limit of large-C<sub>L</sub> drivability. Before we apply any dynamic-biasing SR-enhancement technique [28], [29], the  $FOM_2$  of the 4-step NCM amplifier is still  $2.2 \times$  higher than [22], but  $1.2 \times$ , 1.47  $\times$ , 5.8  $\times$  and 9.79  $\times$  lower than [24]–[27], respectively. [26] and [27] have better  $FOM_2$  owing to the added SR helper and aggressively scaled compensation capacitors, respectively, whereas both have a limited C<sub>L</sub>-drivability range. Detail comparison with the recently reported amplifiers is given in Table V.

|                                  | [25] [Z. Yan,<br>JSSC'13] |       | [26] [W. Qu,<br>ISSCC'14] | [7] [K. H. Mak,<br>TCAS-l'14] |        | [27] [M. Tan,<br>JSSC'15] |        | Proposed 3-Step<br>NCM Amplifier |                | Proposed 4-Step<br>NCM Amplifier |                |  |
|----------------------------------|---------------------------|-------|---------------------------|-------------------------------|--------|---------------------------|--------|----------------------------------|----------------|----------------------------------|----------------|--|
| Load C∟ (nF)                     | 1                         | 15    | 0.5                       | 4.4                           | 19     | 0.33                      | 0.68   | 0.15 15                          |                | 0.15                             | 15             |  |
| UGF (MHz)                        | 1.37                      | 0.95  | 1.34                      | 1.08                          | 0.289  | 4.21                      | 3.37   | 0.283                            | 0.0027         | 1.24                             | 0.013          |  |
| Phase Margin (°)                 | 83.2                      | 52.3  | 52.7                      | 55.4                          | 80.8   | 58                        | 45     | 86.4                             | 90.2           | 62.4                             | 90.2           |  |
| Gain Margin (dB)                 | 9.8                       | 18.1  | -                         | 17.7                          | 36.3   | 2                         |        | 31.5                             | >60            | 15.9                             | 56.1           |  |
| SR <sub>ave</sub> (V/µs)         | 0.59                      | 0.22  | 0.62                      | 0.233                         | 0.06   | 1.35 0.67                 |        | 0.0256                           | 0.00025        | 0.0314                           | 0.00037        |  |
| 1% T <sub>s,ave</sub> (µs)       | 1.28                      | 4.49  | 1.12                      |                               |        | 0.7                       | 1.2    | 20.8                             | 2149           | 17                               | 1444           |  |
| DC Gain (dB)<br>(extrapolated)   | >100                      |       | >100                      | >100                          |        | >100                      |        | 72                               |                |                                  | 84             |  |
| Input-Referred Noise<br>(nV/√Hz) | 172 @ 10kHz               |       | -                         |                               |        |                           |        | 430 @<br>0.1kHz                  | 110 @<br>10kHz | 1470 @<br>0.1kHz                 | 140 @<br>10kHz |  |
| Power (µW) @ V <sub>DD</sub> (V) | 144                       | @ 2   | 6.3 @ 0.9                 | 36.5 @ 1.8                    |        | 12.7 @ 1.2                |        | 3.6 @ 1.2                        |                |                                  |                |  |
| Chip Area (mm <sup>2</sup> )     | 0.0                       | 016   | 0.007                     | 0.0                           | 0.007  |                           | 032    | 0.0013                           |                |                                  |                |  |
| CMOS Technology                  | 0.35                      | 5µm   | 0.18µm                    | 0.18                          | 0.18µm |                           | βµm    | 0.18µm                           |                |                                  |                |  |
| FOM₁<br>[(MHz·pF)/µW/mm²]        | 595                       | 6,185 | 15,119                    | 18,599                        | 21,491 | 34,186                    | 56,388 | 9,071                            | 8,654          | 39,744                           | 41,667         |  |
| FOM₂<br>[(V/µs·pF)/µW/mm²]       | 256                       | 1,432 | 7,030                     | 4,013                         | 4,462  | 1,0962                    | 1,1211 | 821                              | 801            | 1,006                            | 1,186          |  |

 TABLE V

 Performance Comparison of the 3-Step NCM and 4-Step NCM Amplifiers With Recently Reported Amplifiers

# VI. CONCLUSIONS

This paper introduced a NCM single-stage amplifier that has more design flexibilities (mirror steps and sub mirror ratios) to optimize the performance metrics (GBW, DC gain and SR), while preserving a rail-to-rail output swing, and wide  $C_L$  drivability without entailing any compensation capacitor or resistor. Both the performance limits and robustness of the NCM technique have been analytically explored, and the fabricated DP, 3-step and 4-step NCM amplifiers confirmed the theoretical study and performance claims.

#### REFERENCES

- Y.-S. Son *et al.*, "A column driver with low-power area-efficient pushpull buffer amplifiers for active-matrix LCDs," in *IEEE ISSCC Dig. Tech. Papers*, 2007, pp. 142–143.
- [2] C.-W. Lu, P.-Y. Yin, C.-M. Hsiao, M.-C. Chang, and Y.-S. Lin, "A 10-bit resistor-floating-resistor-string DAC (RFR-DAC) for high color-depth LCD driver ICs," *IEEE J. Solid-State Circuits*, vol. 47, no. 10, pp. 2454–2466, Oct. 2012.
- [3] K. N. Leung and P. K. T. Mok, "Analysis of multistage amplifier-frequency compensation," *IEEE Trans. Circuits Syst. I*, vol. 48, no. 9, pp. 1041–1056, Sep. 2001.
- [4] K. R. Laker and W. M. Sansen, Design of Analog Integrated Circuit and Systems. New York, NY, USA: McGraw-Hill, 1994, p. 475.
- [5] Z. Yan, P.-I. Mak, M.-K. Law, R. P. Martins, and F. Maloberti, "A 0.013 mm<sup>2</sup> 3.6 μW nested-current- mirror single-stage amplifier driving 0.15-to-15 nF capacitive load with >62° phase margin," in *IEEE ISSCC Dig. Tech. Papers*, 2014, pp. 288–289.
- [6] M. Ho, K. N. Leung, and K. Mak, "A low-power fast-transient 90-nm low-dropout regulator with multiple small-gain stages," *IEEE J. Solid-State Circuits*, vol. 45, no. 11, pp. 2466–2475, Nov. 2010.
- [7] K. H. Mak and K. N. Leung, "A signal- and transient-current boosting amplifier for large capacitive load applications," *IEEE Trans. Circuits Syst. I*, vol. 61, no. 10, pp. 2777–2785, Oct. 2014.
- [8] L. Yao, M. Steyaert, and W. Sansen, "A 1-V 140-µW 88 dB audio sigma-delta modulator in 90-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 39, no. 11, pp. 1809–1818, Nov. 2004.

- [9] J. Roh, "High-gain class-AB OTA with low quiescent current," J. Analog Integr. Circuits Signal Process., vol. 47, no. 2, pp. 225–228, May 2006.
- [10] J. Roh, S. Byun, Y. Choi, H. Roh, Y.-G. Kim, and J.-K. Kwon, "A 0.9-V 60-μW 1-bit fourth-order delta-sigma modulator with 83 dB dynamic range," *IEEE J. Solid-State Circuits*, vol. 43, no. 2, pp. 361–370, Feb. 2008.
- [11] D. J. Allstot, "A precision variable-supply CMOS comparator," *IEEE J. Solid-State Circuits*, vol. 17, no. 6, pp. 1080–1087, Dec. 1982.
- [12] B. Johnson and A. Molnar, "An orthogonal current-reuse amplifier for multi-channel sensing," *IEEE J. Solid-State Circuits*, vol. 48, no. 6, pp. 1487–1496, Jun. 2013.
- [13] W. Sansen, "Power limits for amplifiers and filters," *IEEE ISSCC Short Course*, 2012.
- [14] T. Chan Carusone, D. Johns, and K. Martin, *Analog Integrated Circuit Design*, 2nd ed. Singapore: Wiley, 2013, pp. 392–394.
- [15] M. J. M. Pelgrom, A. C. J. Duinmaijer, and A. P. G. Welbers, "Matching properties of MOS transistors," *IEEE J. Solid-State Circuits*, vol. 24, no. 5, pp. 1433–1440, Oct. 1989.
- [16] A. Thomsen, D. Kasha, and W. Lee, "A five stage chopper stabilized instrumentation amplifier using feedforward compensation," in *Symp. VLSI Circuits Dig. Tech. Papers*, 1998, pp. 220–223.
- [17] R. G. H. Eschauzier and J. Huijsing, Frequency Compensation Techniques for Low-Power Operational Amplifiers. Dordrecht, The Netherlands: Kluwer Academic, 1995.
- [18] H. Shibata *et al.*, "A DC-to-1 GHz tunable RF  $\Delta\Sigma$  ADC achieving DR = 74 dB and BW = 150 MHz at f<sub>0</sub> = 450 MHz using 550 mW," *IEEE J. Solid-State Circuits*, vol. 47, no. 12, pp. 2888–2897, Dec. 2012.
- [19] Y.-J. Jeon et al., "A piecewise linear 10 bit DAC architecture with drain current modulation for compact LCD drivers ICs," *IEEE J. Solid-State Circuits*, vol. 44, no. 12, pp. 3659–3675, Dec. 2009.
- [20] A. Arnaud, R. Fiorelli, and C. Galup-Montoro, "Nanowatt, sub-nS OTAs, with sub-10-mV input offset, using series-parallel current mirrors," *IEEE J. Solid-State Circuits*, vol. 41, no. 9, pp. 2009–2018, Sep. 2006.
- [21] M. F. Lan, A. K. Tammineedi, and R. L. Geiger, "Current mirror layout strategies for enhancing matching performance," *J. Analog Integr. Circuits Signal Process.*, vol. 28, no. 1, pp. 9–26, Jul. 2001.
- [22] X. Peng, W. Sansen, L. Hou, J. Wang, and W. Wu, "Impedance adapting compensation for low-power multistage amplifiers," *IEEE J. Solid-State Circuits*, vol. 46, no. 2, pp. 445–451, Feb. 2011.

- [23] S. Guo and H. Lee, "Dual active-capacitive-feedback compensation for low-power large-capacitive- load three-stage amplifiers," *IEEE J. Solid-State Circuits*, vol. 46, no. 2, pp. 452–464, Feb. 2011.
- [24] S. S. Chong and P. K. Chan, "Cross feedforward cascode compensation for low-power three-stage amplifier with large capacitive load," *IEEE J. Solid-State Circuits*, vol. 47, no. 9, pp. 2227–2234, Sep. 2012.
- [25] Z. Yan, P.-I. Mak, M.-K. Law, and R. P. Martins, "A 0.016-mm<sup>2</sup> 144-μW three-stage amplifier capable of driving 1-to-15 nF capacitive load with > 0.95 MHz GBW," *IEEE J. Solid-State Circuits*, vol. 48, no. 2, pp. 527–540, Feb. 2013.
- [26] W. Qu, J.-P. Im, H.-S. Kim, and G.-H. Cho, "A 0.9 V 6.3 μW multistage amplifier driving 500 pF capacitive load with 1.34 MHz GBW," in *IEEE ISSCC Dig. Tech. Papers*, 2014, pp. 290–291.
- [27] M. Tan and W.-H. Ki, "A cascode Miller-compensated three-stage amplifier with local impedance attenuation for optimized complex-pole control," *IEEE J. Solid-State Circuits*, vol. 50, no. 2, pp. 440–449, Feb. 2015.
- [28] A. J. Lopez-Martin, S. Baswa, J. Ramirez-Angulo, and R. G. Carvajal, "Low-voltage super class AB CMOS OTA cells with very high slew rate and power efficiency," *IEEE J. Solid-State Circuits*, vol. 40, no. 5, pp. 1068–1077, May 2005.
- [29] B. Huang, L. Xu, and D. Chen, "Slew rate enhancement via excessive transient feedback," *IET Electron. Lett.*, vol. 49, no. 15, pp. 930–932, Jul. 2013.



**Zushu Yan** (S'10) received the B.S. degree in communications engineering from Beijing University of Posts and Telecommunications (BUPT), Beijing, China, and the M.S. degree in microelectronics from Beijing Microelectronics Technology Institute (with honors), Beijing, China, in 2003 and 2006, respectively. He received the Ph.D. degree from the State Key Laboratory of Analog and Mixed-Signal VLSI and FST-ECE, University of Macau, Macao, China, in 2014.

From April 2006 to August 2009, he was an analog IC engineer and team lead at Beijing Microelectronics Technology Institute, developing high-performance low-dropout (LDO) regulators and switched-mode DC-DC converters in CMOS, BiCMOS, and BCD technologies. His current research interests include energy-efficient low-noise bio-potential amplifiers, high-performance single- and multi-stage amplifiers for smart sensors and display applications, low-dropout regulators (LDOs), classical feedback theory for guiding analog circuit design, and advanced compact MOSFET models for optimizing transistor-level analog IC design. He is currently a Senior Engineer at Qualcomm, San Diego, CA, USA.

Dr. Yan received the SSCS Pre-Doctoral Achievement Award in 2014.



**Pui-In Mak** (S'00–M'08–SM'11) received the Ph.D. degree from the University of Macau (UM), Macao, China, in 2006.

He is currently an Associate Professor with the UM Faculty of Science and Technology – Electrical and Computer Engineering (ECE), and Associate Director (Research) at the UM State Key Laboratory of Analog and Mixed-Signal VLSI. His research interests are in analog and radio-frequency (RF) circuits and systems for wireless, biomedical and physical chemistry applications. His group has con-

tributed seven state-of-the-art chips at ISSCC: wideband receivers (2011, 2014, 2015), micro-power amplifiers (2012, 2014) and ultra-low-power receivers (2013, 2014). The team also pioneered the world-first Intelligent Digital Microfluidic Technology (iDMF) with micro-Nuclear Magnetic Resonance ( $\mu$ NMR) and polymerase chain reaction (PCR) capabilities. He has co-authored three books: Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Transceivers (Springer, 2007), High-/Mixed-Voltage Analog and RF Circuit Techniques for Nanoscale CMOS (Springer, 2012), and Ultra-Low-Power and Ultra-Low-Cost Short-Range Wireless Receivers in Nanoscale CMOS (Springer, 2015).

Prof. Mak's involvements with IEEE are: Editorial Board Member of IEEE Press (2014–2016); IEEE Distinguished Lecturer (2014–2015); Member of the Board of Governors of IEEE Circuits and Systems Society (2009–2011); Senior Editor of IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS (2014–2015); Guest Editor of IEEE *RFIC Virtual Journal* (2014); Associate Editor of IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I (2010–2011, 2014–2015) and II (2010–2013). He is the TPC Vice Co-Chair of ASP-DAC 2016.

Prof. Mak (co)-received the DAC/ISSCC Student Paper Award in 2005, the CASS Outstanding Young Author Award in 2010, the SSCS Pre-Doctoral Achievement Awards 2014 and 2015, the National Scientific and Technological Progress Award 2011, and the Best Associate Editor of IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II 2012–2013. In 2005, he was decorated with the Honorary Title of Value for scientific merits by the Macau Government.



Man-Kay Law (M'11) received the B.Sc. degree in computer engineering and the Ph.D. degree in electronic and computer engineering from the Hong Kong University of Science and Technology (HKUST) in 2006 and 2011, respectively. During his Ph.D. study, he performed research on ultra-low-power/energy harvesting CMOS sensor designs for wireless sensing platforms.

From February 2011, he joined HKUST as a Visiting Assistant Professor. He is currently an Assistant Professor in the State Key Laboratory

of Analog and Mixed-Signal VLSI, Faculty of Science and Technology, University of Macau, Macao, China. His research interests are on the development of ultra-low-power energy harvesting and sensing circuits for wireless sensing and biomedical systems, specializing in smart CMOS temperature sensors, CMOS image sensors, ultra-low-power analog design techniques, and integrated energy harvesting techniques. Related applications include RFID with embedded sensors, energy harvesting systems and passively powered biomedical implants.

Dr. Law serves as a member of the IEEE Circuits and Systems Society (CASS) committee on Sensory Systems as well as Biomedical Circuits and Systems.



Rui P. Martins (M'88–SM'99–F'08) was born in April 30, 1957. He received the Bachelor (5 years), the Master, and the Ph.D. degrees, as well as the Habilitation for Full Professor in electrical engineering and computers from the Department of Electrical and Computer Engineering, Instituto Superior Técnico (IST), TU of Lisbon, Portugal, in 1980, 1985, 1992, and 2001, respectively.

He has been with the Department of Electrical and Computer Engineering (DECE)/IST, TU of Lisbon, since October 1980. Since 1992, he has been on leave

from IST, TU of Lisbon, and is also with the Department of Electrical and Computer Engineering, Faculty of Science and Technology (FST), University of Macau (UM), Macao, China, where he has been a Full Professor since 1998. In FST, he was the Dean of the Faculty from 1994 to 1997 and he has been Vice-Rector of the University of Macau since 1997. From September 2008, after the reform of the UM Charter, he was nominated after open international recruitment as Vice-Rector (Research) until August 31, 2013. Within the scope of his teaching and research activities, he has taught 21 Bachelor and Master courses and has supervised (or co-supervised) 26 theses, 11 Ph.D. and 15 Masters. He has published 12 books, co-authoring five and co-editing seven, plus five book chapters; 266 refereed papers, in scientific journals (60) and in conference proceedings (206); as well as 70 other academic works, in a total of 348 publications. He has also co-authored seven U.S. patents. He has created the Analog and Mixed-Signal VLSI Research Laboratory of UM (http://www.fst.umac.mo/ en/lab/ans\_vlsi/website/index.html), elevated in January 2011 to State Key Lab of China (the first in Engineering in Macao), being its Founding Director.

Prof. Martins was the Founding Chairman of the IEEE Macau Section from 2003 to 2005, and of the IEEE Macau Joint Chapter on Circuits And Systems (CAS)/Communications (COM) from 2005 to 2008 [2009 World Chapter of the Year of the IEEE Circuits And Systems Society (CASS)]. He was the General Chair of the 2008 IEEE Asia-Pacific Conference on Circuits And Systems (APCCAS'2008), and was the Vice-President for the Region 10 (Asia, Australia, and the Pacific) of the IEEE Circuits and Systems Society (CASS), for the period of 2009 to 2011. He is now the Vice-President (World) Regional Activities and Membership also of the IEEE CAS Society for the period 2012 to 2013. He is Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, since 2010 and until the end of 2013. He is also a member of the IEEE CASS Fellow Evaluation Committee (Class of 2013). He was the recipient of two government decorations: the Medal of Professional Merit from Macao Government (Portuguese Administration) in 1999, and the Honorary Title of Value from Macao SAR Government (Chinese Administration) in 2001. In July 2010 he was elected, unanimously, as a Corresponding Member of the Portuguese Academy of Sciences (in Lisbon), being the only Portuguese Academician living in Asia.



**Franco Maloberti** (A'84–SM'97–F'96) received the Laurea degree in physics (*summa cum laude*) from the University of Parma, Parma, Italy, in 1968, and the Doctorate Honoris Causa in electronics from the Instituto Nacional de Astrofisica, Optica y Electronica (Inaoe), Puebla, Mexico, in 1996.

He was a Visiting Professor at The Swiss Federal Institute of Technology (ETH-PEL), Zurich, Switzerland, and at the EPFL, Lausanne, Switzerland. He was the TI/J.Kilby Chair Professor at Texas A&M University, College Station, TX, USA, and the Dis-

tinguished Microelectronic Chair Professor at the University of Texas at Dallas. Presently, he is Professor of Microelectronics and Head of the Micro Integrated Systems Group, University of Pavia, Italy. His professional expertise is in the design, analysis, and characterization of integrated circuits and analog digital applications, mainly in the areas of switched-capacitor circuits, data converters, interfaces for telecommunication and sensor systems, and CAD for analog and mixed A/D design. He has written more than 500 published papers on journals or conference proceedings, four books, and holds 34 patents.

Dr. Maloberti was the recipient of the XII Pedriali Prize for his technical and scientific contributions to national industrial production, in 1992. He was a co-recipient of the 1996 Institute of Electrical Engineers Fleming Premium, the Best Paper Award at ESSCIRC 2007, and the Best Paper Award at the IEEJ Analog Workshops 2007 and 2010. He was the President of the IEEE Sensor Council from 2002 to 2003 and Vice-President, Region 8, of the IEEE CAS Society from 1995 to 1997, and an Associate Editor of IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II. He served as VP-Publications of the IEEE CAS Society 2007-2008. He was a Distinguished Lecturer of the IEEE Solid-State Circuits Society 2009-2010 and Distinguished Lecturer of the Circuits and Systems Society 2012-2013. He received the 1999 IEEE CAS Society Meritorious Service Award, the 2000 CAS Society Golden Jubilee Medal, and the 2000 IEEE Millennium Medal. He received the IEEE CAS Society 2013 Mac Van Valkenburg Award. In 2009, he received the title of Honorary Professor of the University of Macau, China, and he is currently the chairman of the Academic Committee of the Microelectronics Key-Lab of Macau. He is President-elect of the IEEE Circuits and Systems Society.