

# Two-Stage Operational Amplifiers:

# Power-and-Area-Efficient Frequency Compensation for Driving a Wide Range of Capacitive Load

Zushu Yan, Pui-In Mak, and Rui P. Martins<sup>1</sup>

Digital Object Identifier 10.1109/MCAS.2010.939783 Date of publication: 18 February 2011

1531-636X/11/\$26.00©2011 IEEE

# Abstract

Operational amplifiers (OpAmps) have found extensive applications in analog circuits and systems for communications, consumer electronics, controls and signal conversion. Two-stage OpAmps with frequency compensation are popular for driving capacitive loads while ensuring sufficient gain and stability. Frequency compensation techniques have been evolving over the last decades in distinct applications. In particular, power-and-area-efficent two-stage OpAmps capable of driving a wide-range capacitive load are demanded for low-dropout regulators (LDOs) or LCD-panel drivers. *Capacitor multiplers* (CMs) have emerged as one of the best solutions to implement such kind of OpAmps.

This article reviews, for the first time, the state-ofthe-art CMs for two-stage OpAmps before describing a novel embedded-CM technique, i.e., the CM as being part of the input stage of the OpAmp, effectively minimizing the physical size of the compensation capacitors while improving the slew-rate with no extra power consumption. Moreover, unlike the classical Miller compensation technique that can lead to an undesired right-half-plane (RHP) zero, a constructive left-halfplane (LHP) zero, is created, that can improve the phase margin (PM). Comparing with the state-of-theart current-buffer and CM compensation topologies the proposed solution also features simpler circuitry. The technique can be further incorporated with a class-AB output stage to speed up the OpAmp's transient responses with low quiescent power. A descriptive design example capable of driving capacitive loads  $\ge$  50 pF is systematically optimized in a 0.35- $\mu$ m CMOS process. Finally, a few techniques are outlined which allow the combination of current-buffer-based Miller compensation with more sophisticated CMs, or a pole-zero pair (lead network), to further enhance the driving capability of two-stage OpAmps.

#### I. Introduction

perational amplifiers (OpAmps) have been at the core of a wide range of analog circuits such as analog-to-digital converters, low-dropout regulators (LDOs) and active filters [1]. Portable systems, as the wireless transceivers, integrate most of these functions, appealing for more high-performance OpAmps to meet the increasingly tight power and area budgets. Particularly, OpAmps for LCD panels or headphone drivers require a wide-range capacitive load driving capability [2]-[3]. A low-quiescent-power small-area OpAmp that supports a wide range of load capacitance constitutes the motivation of improving the existing frequency compensation techniques. The conventional multi-stage OpAmp topology (gain stages  $\geq$ 3) does not appear as a wise choice since the frequency compensation leads to large reduction of the gain-bandwidth (GBW) product, and almost none of the published topologies are suitable for driving a wide range of capacitive load with lowpower consumption [4]. On the other hand, a two-stage OpAmp topology [Fig. 1(a)] is selected as it exhibits more sensible and simpler tradeoffs among the DC gain, GBW, quiescent power and output swing. As it is well known, two-stage OpAmps also require frequency compensation to obtain a stable closed-loop operation. However, to the authors' knowledge, during the past several decades only four compensation schemes shown in Fig. 1(b)-(e) have been developed, mainly with the aim of eliminating the right-half-plane (RHP) zero as shown in Fig. 1(a), rather than handling highly variable capacitive loads [5]–[18]. To choose an optimum topology coping with this challenge, the local feedback loops of these circuit structures can be interpreted as being able to cut the loops according to that in Fig. 1(a).

The magnitude plots of the loop gain T(s) of the different schemes (from Fig. 1) are given in Fig. 2. Comparing them, SMC, MCVB, MCNR, and MCFT have the same unity-gain frequency (UGF)  $\omega_{\mu}$  while the UGF of MCCB is  $C_{\rm m}/C_{\rm p1}$  times higher than them under the same configuration of circuit parameters. The abundant UGF of MCCB can be used to trade for small power and area. Therefore, MCCB is essentially more power-and-area efficient than other compensation schemes, though the capability of driving small capacitive loads is limited by the parasitic pole  $(C_{\rm L} + C_{\rm m})/(R_{\rm c}C_{\rm L}C_{\rm m})$  generated by the current buffer. Another issue associated with MCCB is related with the fact that when the capacitive load is heavy, in the order of hundreds of pF, the compensation capacitor  $C_{\rm m}$  must be set to a large value for driving the load, and more importantly maintaining a reasonable gain of the first stage [19]. Moreover, large  $C_{\rm m}$  not only occupies a great amount of silicon area but significantly lowers the OpAmp's slew rate. A feasible solution to overcome this difficulty utilizes capacitormultipliers (CMs), since CMs minimize the physical size of the capacitors while retaining the effective

Zushu Yan, Pui-In Mak and Rui P. Martins are with the State-Key Laboratory of Analog and Mixed-Signal VLSI, FST, University of Macau, Macao, China. <sup>1</sup>On leave from Instituto Superior Técnico (IST)/TU of Lisbon, Portugal. Corresponding E-mail: pimak@umac.mo



capacitance required. Until now, many effective CMs have been proposed. For instance, in [20], a currentmode CM based on current mirrors was reported. However, this method still cannot achieve a high multiplication factor owing to the power and bandwidth constraints. Although the approaches from [21]-[23] boost the multiplication factor by at least an order of magnitude, they introduce additional poles located at relatively low frequencies, degrading the speed of the OpAmp. In addition, to realize the bidirectional CM in [24] a complicated voltage buffer is entailed, increasing the circuit complexity and calling for additional power. Last but not least, most of the aforementioned current-buffers or CMs require add-on bias circuits and subsequently incur in systematic offset voltage and larger parasitic capacitance [25].





Addressing the above concerns a two-stage OpAmp with embedded CM frequency compensation is proposed. The key features of the proposed OpAmp are: 1) no unwanted RHP zero, while a useful left-hand-plane (LHP) zero is induced into the OpAmp's frequency response to improve the stability, resulting in a highly stable OpAmp over a wide-range of capacitive loads ( $\geq$ 50 pF in the design example); 2) no extra bias circuit and power are required as the CM is embedded into the input stage of the OpAmp; 3) the two compensation capacitors are reduced to a very reasonable sub-pF range, leading to a very fast transient response and compact implementation.

This article is organized as follows: Section II reviews the state-of-the-art CM techniques. The embedded CM technique is introduced and analyzed in Section III. Section IV describes the design details

> and results of a design example. Section V depicts two potential compensation techniques to further extend the range of driving capacitive loads. The summary is drawn in Section VI.

# II. Review of State-of-the-Art CM Techniques

# A. Generalized Operation Principles

The principles of CM are based on scaling the impedance or admittance seen from the input port of the  $\pi$  circuit as shown in Fig. 3(a). If more input current is produced under the same input voltage, the equivalent input admittance increases since the effective input admittance of  $\pi$  is proportional to its input current. In case of a capacitive admittance, larger equivalent capacitance is achieved.

There are in general two alternatives to boost the effective capacitance, which are depicted in Figs. 3(b), and (c), respectively [26]. In Fig. 3(b), a voltage-controlled voltage source (VCVS) is connected in series with a capacitor *C*. The voltage gain,  $-A_v$ , of the VCVS amplifies the admittance of the capacitor, sC, yielding the corresponding input admittance,

$$Y_{\rm in} = \frac{I_{\rm in}}{V_{\rm in}} = s(A_{\rm v} + 1)C.$$
 (1)

Figure 3(c) shows the idea of another method that exploits a current-controlled current source (CCCS) in parallel with C to directly increase the current flowing into the input. Since the current gain of the CCCS is K, the equivalent capacitance is determined by the following equations,

$$Y_{\rm in} = \frac{I_{\rm in}}{V_{\rm in}} = s(K+1)C \implies C_{\rm eq} = (K+1)C.$$
 (2)

The method depending on a VCVS is usually called a voltage-mode capacitor multiplier (V-CM) while the other relying on a CCCS is termed as a current-mode capacitor multiplier (C-CM) as the embodiments of a VCVS and a CCCS are corresponding to voltage and current amplifiers, respectively.

# **B.** CM Realization

### 1) Voltage-Mode CMs

When considering the circuit implementation of V-CMs, they are common for compensating feedback circuits such as amplifiers, phase-locked loops (PLLs) and power converters by employing the well-known Miller effect [27]–[29]. According to Fig. 4(a), the effective capacitance of the input is capacitor C multiplied by a factor of  $1+A_v$ . The remarkable advantage of V-CM is its convenience in obtaining a large effective capacitance value from a small physical capacitor. Yet, the voltage at the output might be pulled up or down to the power rails since the amplifier is normally a high-gain stage. The circuit is also susceptible to instability if there is no extra feedback loop applied to control the dc operating point, as shown in Fig. 4(b) [4]. The feedback circuitry calls for extra elements and increases the power. Figure 4(c) suggests a



**Figure 3.** Operation principles of CM: (a) impedance scaling, (b) CM based on VCVS, (c) CM based on CCCS.



circuit realization that overcomes this problem [28]. A non-inverting CMOS amplifier with a series-resistor feedback is able to solve the issue, but the multiplication factor is still limited by a small resistor ratio. Besides, an inverting unity-gain buffer is needed to ensure no input dc current because such dc current leads to large leakage and voltage spurs in PLLs. Although only a small multiplication factor is achieved, the V-CM shown in Fig. 3(d) exhibits a good balance between complexity, bandwidth, and quiescent current consumption [29]. Generally, V-CMs are unsuitable for large-swing applications.



**Figure 5.** (a) Basic schematic of C-CM and its alternative circuit implementations: (b) [20], (c) [24], [35], and (d) [38].



# 2) Current-Mode CMs

The C-CMs shown in Fig. 5(a) have no similar restriction on the output voltage and, consequently, have gained

more attention recently, in realizing active filters, PLLs and DC-DC converters, than V-CMs. The current-mirror based structure depicted in Fig. 5(b) obtains accurate capacitance multiplication, owing to its inherent simplicity. Also, a large amplification factor can be achieved if the constraints of power consumption and the parasitic pole at the mirror are relaxed [20]. Cascode current mirrors with long-channel transistors are utilized to minimize the leakage current at the output [30]-[34]. To amplify a grounded capacitor, different implementations have been proposed [24], [35]-[38]. The method shown in Fig. 5(c) utilizes a voltage follower and resistors with ratio k to emulate a current amplifier. Thus, an equivalent capacitance is obtained by the value of  $C_2$  multiplied by *k*. But large resistors are required to minimize the current leaking into the follower's output terminal. Since the current through the terminal X of the second generation current conveyor (CCII) is amplified and dumped out at the terminal Z, and the voltage at X also follows that at Y, the CCII befits both floating and grounded capacitors (only CCII+ is shown in Fig. 5(d)). Recently, in order to reduce the area of a frequency synthesizer considerably, a capacitance multiplication factor of around  $2000 \times$ is achieved in [39] by adopting a general impedance converter (GIC). However, these techniques are mainly targeted for low-frequency applications because the auxiliary components such as the voltage buffers in [24] and [28] introduce low-frequency parasitic poles that severely limit their frequency responses. Besides, the GIC requires two additional high-performance OpAmps and a big resistor of 2 M $\Omega$ , further aggravating the overheads.

#### 3) Enhanced Current-Mode CMs

The concept of enhanced C-CMs combining the beneficial characteristics of both V-CMs and C-CMs are depicted in Fig. 6(a). A current sensor composed of a low-impedance element (typically a current buffer) is employed to convert the input voltage  $V_i$  into current  $i_{i}$ .  $i_{i}$  is then amplified in the voltage domain by a current-to-voltage (I-V) converter. Next, a voltage to current (V-I) converter turns the amplified voltage back into current for further magnification. Since the realization of a simple *I-V* converter or *V-I* converter can be done by several transistors, the enhanced C-CMs induce less circuit overhead while achieving a high multiplication factor. The basic architecture of the proposed CM is depicted in Fig. 6(b). The –  $g_{m1}$  cell is as simple as a MOS transistor but the multiplication factor is as large as  $g_{m1}r_{o1}$  ( $r_{o1}$  represents the output resistance of the previous *I-V* converter). However,  $g_{m1}r_{o1}$  cannot be too large to make the effect of the parasitic pole



 $P_2$  (formed at the input of the  $-g_{m1}$ ) obvious. Another drawback of this structure is that the input impedance of the current sensor is insufficiently low, which introduces another parasitic pole  $P_1$  (formed by  $C_1$  and the input resistance of the current mirror). To push  $P_1$  at a much higher frequency, the implementations in Figs. 6(c) and (d) utilize local feedbacks to reduce the input impedance at the feedback nodes [21]-[23], [33]. Although the above-mentioned impedance-attenuation technique is more power efficient than just a decrease in the impedance (through increasing bias current), a third parasitic pole  $P_3$  (introduced by the local feedback amplifier) is induced in the feedback loop, lowering the stability of the overall circuit. A simpler solution is presented in Figure 6(e) which exhibits a passive-oriented realization that employs a relative small resistor  $R_4$  as a current sensor and an I-V converter [3]. In addition, a more reasonable multiplication factor  $(g_{m4}R_4 + 1)$  is obtained with just one parasitic pole  $P_1$  (formed through  $C_4$  and  $R_4$ ) induced at high frequency.

#### III. Embedded CM Technique

The core principle underlying the proposed CM is to employ an advanced *I-V* converter with moderate gain and excellent frequency characteristic, to replace the current sensors or *I-V* converters as discussed previously. The *I-V* converter is shown in Fig. 7(a), which is widely adopted for transforming photodiode current into voltage in optical receivers [40], [41]. The resistive feedback across  $M_{\rm b}$  not only ensures the input with low impedance  $1/g_{\rm mb}$  ( $g_{\rm mb}$  is the transconductance of  $M_{\rm b}$ ) but provides flexible output impedance approximately equal to  $R_{\rm b}$ , which can be more accurately controlled than the output resistance of a transistor. Furthermore, the voltage gain of the *I-V* converter is ( $g_{\rm mb}R_{\rm b} - 1$ ) while the UGF is approximately  $g_{\rm mb}/C_{\rm pb}$ , where  $C_{\rm pb}$  is the parasitic capacitance at the output node. This suggests that the gain and bandwidth of the *I-V* converter can be adjusted independently. This degree of freedom turns this CM into the best choice for achieving a small on-chip capacitor and highest bandwidth, simultaneously, among existing CMs.

Fig. 7(b) depicts the proposed CM [42]–[44]. The capacitance multiplication factor can be further boosted by the following *V-I* converter with larger bias current  $kI_{\rm b}$ . Since  $R_{\rm b}$  introduces a local feedback, the stability of this loop should be checked first to ensure that it would be stable when the proposed CM is applied to compensating OpAmps. As shown in Fig. 7(c), the small-signal equivalent circuit models the input part of the proposed CM and the dashed part ( $g_{o2}$  and  $C_{\rm L}$ ) represents the open-loop output impedance of uncompensated two-stage OpAmps.  $C_{\rm gs1}$  denotes the parasitic capacitance at the gate of  $M_{\rm b1}$ .  $g_{\rm ob1}$ , and  $C_{\rm pb1}$  are the parasitic capacitance and output conductance at the drain of  $M_{\rm b1}$ , respectively. The loop transfer function

 $T_{\rm i}(s)$  is calculated by cutting the loop at the input of  $-g_{\rm mbl}$ , and it would be approximately given by

$$T_{\rm i}(s) \approx -\frac{g_{\rm mb1}}{g_{\rm ob1} \left(1 + s \frac{C_{\rm b}}{g_{\rm ob1}}\right) (1 + s R_{\rm b} C_{\rm pb1})} \text{ if } \frac{g_{\rm o2}}{C_{\rm L}} \ll \frac{g_{\rm ob1}}{C_{\rm b}} < \frac{1}{R_{\rm b} C_{\rm b}}.$$
(3)

Apparently,  $g_{ob1}/C_b$  is the dominant pole while  $1/(R_bC_{pb1})$  is the non-dominant pole. To achieve a PM  $\geq 45^\circ$ , the non-dominant pole must be higher than the loop's GBW, which means that the following inequality should hold,

$$\frac{1}{R_{\rm b}C_{\rm pb1}} \ge \frac{g_{\rm mb}}{C_{\rm b}} \Leftrightarrow \frac{C_{\rm b}}{C_{\rm pb1}} \ge g_{\rm mb}R_{\rm b}.$$
(4)

This requirement is easily satisfied because  $g_{mb}R_b$  is typically in the order of ten and  $C_b$  is much larger than  $C_{pb1}$ . In contrast, the conditions on compensating local feedback loops in former enhanced CMs, illustrated in Figs. 6(c) and (d), are quite stringent. In practice, the local feedback amplifier is commonly realized by one transistor or a simple differential-to-single-ended amplifier. Its frequency response can be well described by a single-pole system, i.e.,

$$A_{\rm v}(s) = \frac{A_{\rm v}(0)}{1 + \frac{s}{P_3}} = \frac{g_{\rm m}r_{\rm o}}{1 + \frac{s}{r_{\rm o}C_{\rm p}}},\tag{5}$$

where  $g_{\rm m}$ ,  $r_{\rm o}$  and  $C_{\rm p}$  are the local amplifier's transconductance, output resistance, and output capacitance, respectively. There are two alternatives to stabilize the local loop with the assumption of unity-gain in the source follower stage. First, as depicted in Fig. 7(d) the dominant pole of the local loop is  $P_3$  located at the output of the local amplifier. The non-dominant pole occurring at the source follower must be beyond the loop's GBW to obtain a PM of at least 45°, which is mathematically expressed as

$$\frac{g_{\rm mb}}{C_{\rm b}} \ge A_{\rm v}(0) \cdot P_3 = \frac{g_{\rm m}}{C_{\rm p}} \Leftrightarrow C_{\rm p} \ge \frac{g_{\rm m}}{g_{\rm mb}} C_{\rm b}.$$
 (6)



According to (6), the size of  $C_p$  is required to be nearly as large as  $C_b$ , given that  $g_m$  and  $g_{mb}$  have the same order of magnitude, increasing the silicon area. Moreover, the closed-loop bandwidth is not improved in comparison with a simple source follower. Thus, this case will not be effective in the reduction of the size of CM's physical capacitor.

In a second possibility, the loop is characterized with  $P_3$  as the non-dominant pole in Fig. 7(e) and the above phase-margin requirement changes to,

$$\frac{1}{r_{\rm o}C_{\rm p}} \ge A_{\rm v}(0) \cdot \frac{g_{\rm mb}}{C_{\rm b}} \Leftrightarrow C_{\rm b} > (g_{\rm m}g_{\rm mb}r_{\rm o}^2)C_{\rm p}.$$
 (7)

Obviously, this case is also not suitable for capacitance multiplication with very small  $C_{\rm b}$ . For instance, assuming  $C_{\rm p}$  is 10 fF, and  $g_{\rm m}r_{\rm o}$  and  $g_{\rm mb}r_{\rm o}$  are both equal to ten, roughly the same as  $g_{\rm mb}R_{\rm b}$ , the resulting condition of  $C_{\rm b} \ge 1$  pF would still be required, while (4) for the proposed CM will be sufficiently fulfilled in this case.

Therefore, the proposed CM is the most desirable for reducing the dimension of the physical capacitor and it is more powerful in terms of building an enhanced CM, as shown in Fig. 7(f).

In order to compare the high-frequency performance between the proposed CM and other types of CMs and choose a proper mirroring factor k, the small-signal equivalent model of the proposed CM is given in Fig. 8, with  $g_{ob2}$  and  $C_{pb2}$  denoting the parasitic capacitance and output conductance at the drain of  $M_{b2}$ , respectively. Under the assumptions that  $C_b \gg C_{gs1}$ ,  $C_{pb1}$  and  $(1/g_{ob1}) \gg R_b > (1/g_{mb1})$ , the transfer function of the CM can be approximately given by,

$$Y_{i} = \frac{i_{o}}{v_{i}} \approx \frac{sMC_{b}}{1 + \frac{s}{a_{0}} + \frac{s^{2}}{a_{0}a_{1}}},$$
(8)

where  $M = k(g_{mb1}R_b - 1)$  is the multiplication factor,  $a_0$  and  $a_1$  are  $g_{mb1}/C_b$  and  $1/(R_bC_{pb1})$ , respectively. The effective bandwidth of a CM,  $B_{CM}$ , is defined at the frequency where the phase magnitude drops by 45° (for a positive CM, its phase magnitude decreases from 90° to 45° while an inverting CM has 45° reduction from –90° to –135°). Hence, the  $B_{CM}$  is determined by,

$$\arctan\left[\frac{\frac{B_{\rm CM}}{a_0}}{1 - \frac{(B_{\rm CM})^2}{a_0 a_1}}\right] = 45^{\circ}.$$
 (9)

Solving (9),  $B_{\rm CM}$  is obtained as,



under different  $C_b$  and  $R_b$ . (b) Phase responses of the proposed CM under different  $C_b$  and  $R_b$ .

$$B_{\rm CM} = \frac{\sqrt{a_1^2 + 4a_0a_1 - a_1}}{2}.$$
 (10)

It can be observed that  $B_{\rm CM}$  is not affected by the type of poles, no matter they are two real poles or a complex pair (the damping factor must be no less than 1/2 according to (4)). Providing that the effective capacitance is a given constraint, the  $B_{\rm CM}$  can be extended by increasing the value of  $a_0$  (i.e. reducing the value of  $C_{\rm b}$ while increasing  $R_{\rm b}$  to fully utilize the characteristic of small parasitic  $C_{\rm pb}$ ). For example, if  $a_1 \ge 2a_0$  is the requirement for a stable local loop,  $B_{\rm CM}$  is  $\ge 0.732a_0$  (i.e.  $0.732 (g_{\rm mb1}/C_{\rm b})$ ).

In terms of the power budget, the bias current can be accurately measured by the transconductance of all transistors [17]. The total transconductance of each CM is  $2g_{mb1}$ . The current-mirror CM's bandwidth  $B_{CM-1}$  is given by,

$$B_{\rm CM-1} = \frac{2g_{\rm mb1}}{(M+1)C_{\rm b}}.$$
 (11)



current-mirror CM and the proposed CM: (a) Magnitude responses; (b) Phase responses.

From (11), it would be possible to demonstrate that the frequency performance of the proposed CM is superior, when compared with the current-mirror CM because M must be set to be greater than one to perform capacitance amplification. As for other complex CMs, due to the existence of parasitic low-frequency poles, their bandwidth is even smaller than that of a current-mirror CM.

To prove the forgoing assertions, different designs aiming to obtain 9-pF effective capacitance with  $10-\mu A$ quiescent current dissipation are carried out. Figure 9(a) and (b) shows the frequency characterization of the proposed CMs with different values of  $R_b$  and  $C_b$ . As shown in Fig. 9(b),  $B_{CM}$  of the proposed CM's increases with a larger  $R_b$  that corresponds to a smaller  $C_b$ . However, the magnitude peaking also grows fast as shown in Fig. 9(a); the upper boundary of  $B_{CM}$  is limited by the stability imposed by the local resistive feedback.

Figure 10(a) and (b) shows the magnitude and phase responses of different CMs, respectively. Notice that the phase responses of the basic current mirror and currentmirror CM are intentionally inverted from drop, beginning



at  $-90^{\circ}$  and going to  $90^{\circ}$  for benchmarking. The basic current mirror without the capacitance multiplication capability features the lowest bandwidth. The bandwidth of the current mirror CM, marked by the red line, is much narrower than that of the proposed CM, denoted by the black line. The blue curve describes the frequency performance of the proposed CM with k = 3. Although this CM uses a  $C_{\rm b}$  of only 0.75 pF, its bandwidth decrease will be larger than 25%. Thus, for wide-band applications, the proposed CM with a mirror ratio k = 1 it is the preferred choice.

Finally, from the viewpoint of circuit realization, embedding the proposed CM has four advantages: 1) no extra voltage headroom; 2) no additional static power dissipation; 3) no systematic offset voltage, and 4) no add-on parasitic capacitance, because the function of mirroring current in the two branches is maintained, regardless of the feedback resistor  $R_b$ . Therefore, it can be utilized as a general cell inserted in circuits, with the existing current mirrors in the signal path, to achieve capacitance multiplication. A good example is that given in [42] where the cell is embedded in the first stage of the error amplifier to realize a high-speed, area-and-power efficient LDO for large-load current applications.

# IV. Two-Stage OpAmp with Embedded CM Frequency Compensation

The full schematic of the proposed two-stage OpAmp is shown in Fig. 11(a). The first stage is a folded cascode OTA composed by transistors  $M_{\rm b6}$ , and  $M_1 - M_8$ . The embedded CM is realized by reusing a current mirror  $M_7 - M_8$ with a resistor  $R_{\rm b}$  connected between the gate and drain of  $M_7$ .  $C_b$  is the key compensation capacitor. Transistors  $M_9$  and  $M_{10}$  realize the second stage of the OpAmp. In order to obtain symmetrical slew-rates, a class-AB output stage is adopted. The class-AB function is provided by adding a diode-connected PMOS transistor  $M_{\rm R}$  and a capacitor  $C_{\text{bat}}$  [45]. Since  $M_{\text{R}}$  acts like a very large resistor, the charging and discharging time at the gate of  $M_{10}$ is relatively long in comparison with the circuit operating speed. Therefore, the voltage variation at the gate of  $M_9$  can be transferred to the gate of  $M_{10}$  with negligible loss during dynamic operation. Figure 11(b) shows the small-signal equivalent model of the OpAmp.  $g_{m1}$  and  $g_{m2}$ represent the transconductance of  $M_1$  and  $M_2$ , respectively, with  $g_{m1} = g_{m2}$ . The transconductance of  $M_7$  and  $M_8$ is  $g_{\rm mb}$ .  $g_{\rm mL}$  is the sum of  $M_9$  and  $M_{10}$ 's transconductance, which includes the ac effect of the class-AB stage. The output conductance of each stage is denoted by  $g_{ob}$ ,  $g_{o1}$ , and  $g_{oL}$ , respectively.  $C_{pb}$ ,  $C_{p1}$ , and  $C_{p2}$  that lumped into the load capacitor  $C_{\rm L}$ , represent the parasitic capacitances at the corresponding stages. A small C<sub>b</sub> amplified by the proposed CM has large effective capacitance and causes the two poles associated with the input and output nodes of the second stage to split apart, leading to widely spaced dominant and non-dominant poles. The purpose of  $C_d$  is to adjust the position of the first non-dominant pole and handle a wide range of load capacitance. An area-efficient MOSCAP befits  $C_d$  for area reduction.

# A. Local Feedback Loop

### Analysis of the Proposed OpAmp

When the proposed CM is incorporated into the twostage OpAmp, it introduces a local feedback loop around the second stage. To analyze the stability of the OpAmp under varying capacitive load, the local loop is broken at the node  $V_{\rm b}$  as shown in Fig. 11(b). In addition to the assumptions made for analyzing the proposed CM, the local transfer function  $T_{\rm L}(s)$  is calculated with the following assumptions:

- 1) The gain of all the stages are much greater than 1;
- 2) The parasitic capacitance  $C_{\rm pb}$ ,  $C_{\rm p1}$ , and  $C_{\rm p2}$  are much smaller than  $C_{\rm b}$ , while  $C_{\rm L}$  is much larger than  $C_{\rm b}$ .

Hence,  $T_{\rm L}(s)$  is given by,

$$T_{\rm L}(s) \approx -\frac{sg_{\rm mL}(g_{\rm mb}R_{\rm b}-1)C_{\rm b}}{g_{\rm ol}g_{\rm oL}\left(1+\frac{s}{\omega_{\rm pd}}\right)\left(1+\frac{s}{\omega_{\rm pl}}\right)\left(1+s\frac{C_{\rm b}}{g_{\rm mb}}+s^2\frac{C_{\rm b}R_{\rm b}C_{\rm pb}}{g_{\rm mb}}\right)}.$$
(12)

The magnitude plot of  $T_{\rm L}(s)$  is shown in Fig. 12 with increasingly large  $C_{\rm L}$ . The dominant pole of the local loop is  $\omega_{\rm pd} = g_{\rm oL}/C_{\rm L}$  while the first non-dominant pole is  $\omega_{\rm p1} = g_{\rm o1}/(C_{\rm p1} + C_{\rm d})$ .  $\omega_{\mu}$  is the UGF of the local loop and other two high-frequency poles are produced by the CM, which are  $g_{\rm mb}/C_{\rm b}$ , and  $1/(R_{\rm b}C_{\rm pb})$ , respectively. Of course, they might exhibit the form of two complex poles.

As described in Fig. 12, when  $C_{\rm L}$  is small,  $\omega_{\mu}$  might be located close to,  $g_{\rm mb}/C_{\rm b}$  and  $1/(R_{\rm b}C_{\rm pb})$ . With much smaller  $C_{\rm L}$ , the PM of the local loop worsens to cause a significant peaking in the overall transfer function of the OpAmp [27]. Therefore, the OpAmp has a lower limit for driving capacitive loads. To evaluate the limit, the PM



of the local loop is assumed to be larger than  $45^{\circ}$ , and expressed as

$$PM_{local} \approx 90^{\circ} - \arctan \frac{\frac{\omega_{\mu}}{g_{mb}/C_{b}}}{1 - \frac{\omega_{\mu}^{2}}{g_{mb}/C_{b}}R_{b}C_{pb}} \ge 45^{\circ}.$$
 (13)

From (4),  $g_{\rm mb}/C_{\rm b}$  is set to be equal to  $1/(R_{\rm b}C_{\rm pb})$  to make full use of the proposed CM. Solving (13) with this condition, implies that the minimum  $C_{\rm L}$  that ensures a stable local loop is

$$C_L = \frac{(\sqrt{5}+1)g_{\rm mL}(g_{\rm mb}R_{\rm b}-1)C_{\rm b}^2}{2g_{\rm mb}(C_{\rm pl}+C_{\rm d})}.$$
 (14)

If  $C_d$  is not added, the minimum  $C_L$  is still very large. So the OpAmp is unable to handle small capacitive load without  $C_d$ .

Since  $\omega_{\mu}$ ,  $g_{\rm mb}/C_{\rm b}$ , and  $1/(R_{\rm b}C_{\rm pb})$  determine the high-frequency poles of the OpAmp's overall transfer function, a larger  $\omega_{\mu}$  suggests a larger PM. As  $C_{\rm L}$  increases,  $\omega_{\mu}$  is reduced, as shown in Fig. 12. Although the local loop's PM improves, the OpAmp's PM degrades. This trend continues until the mid-band local loop gain becomes less than the unity, which is given by

$$\frac{g_{\rm mL}(g_{\rm mb}R_{\rm b}-1)C_{\rm b}}{g_{\rm ol}C_{\rm L}} < 1.$$
(15)

Under this condition, the local loop fails to control the high-frequency behavior of the OpAmp. Therefore, the transfer function of the OpAmp is obtained by merely considering the open loop given below:

$$A_{\rm v}(s) \approx \frac{g_{\rm ml}g_{\rm mL} \left(1 + s \frac{(g_{\rm mb}R_{\rm b} + 1)C_{\rm b}}{2g_{\rm mb}}\right)}{g_{ol}g_{\rm oL} \left(1 + s \frac{C_{\rm pl} + C_{\rm d}}{g_{ol}}\right) \left(1 + s \frac{C_{\rm L}}{g_{\rm oL}}\right)}.$$
 (16)



A LHP  $\omega_{z1} = 2g_{mb}/[(g_{mb}R_b + 1)C_b]$  is generated in the OpAmp. The appearance of  $\omega_{z1}$  is not due to the existence of the local feedback loop. Physically, the presence of such an LHP zero derives from the fact that one part of the signal at the output of  $g_{m1}$  stage is bypassed by the resistor  $R_b$  and this part of the signal is in-phase with the signal passing through the main path. From (16) and neglecting the impact of  $\omega_{z1}$  because of its high location in frequency, the PM of the OpAmp is expressed as

$$PM \approx \arctan \frac{\omega_{p1}}{A_{dc} \cdot \omega_{pd}} = \arctan \frac{g_{o1}^2 C_L}{g_{m1} g_{mL} (C_{p1} + C_d)}.$$
 (17)

Investigating eq. (17), if  $C_{\rm L}$  increases further, the position of the dominant pole  $g_{\rm oL}/C_{\rm L}$  is shifted to the left while the non-dominant pole  $g_{\rm o1}/(C_{\rm p1} + C_{\rm d})$  remains unchanged. Thus, the PM of the OpAmp increases. For this case, if the proposed OpAmp is stable for the given value of  $C_{\rm L}$ , it is also unconditionally stable for any larger  $C_{\rm L}$ .

From the varying course of PM versus  $C_L$  in the above cases, a minimum PM of the OpAmp occurs at  $|T_L(jw)| = 1$  which is equivalent to

$$C_L = \frac{g_{\rm mL}(g_{\rm mb}R_{\rm b}-1)C_{\rm b}}{g_{o1}},$$
(18)

Substituting (18) into (17) with the dominant pole  $\omega_{\rm pd}$ and  $\omega_{\rm p1}$  which changes to  $g_{\rm oL}/(2C_{\rm L})$ , and  $2g_{\rm o1}/(C_{\rm p1} + C_{\rm d})$ , respectively, the minimum PM is

$$\mathrm{PM}_{\mathrm{min}} \approx \arctan \frac{4g_{\mathrm{o}1}(g_{\mathrm{mb}}R_{\mathrm{b}}-1)C_{\mathrm{b}}}{g_{\mathrm{m}1}(C_{\mathrm{p}1}+C_{\mathrm{d}})}.$$
 (19)

The requirement in (19) indicates there are two possibilities to obtain a good PM<sub>min</sub> for the OpAmp. One is to reduce the first stage gain of the OpAmp, while increasing OpAmp's offset and noise and lowering the overall gain, and leading to a limited reduction in  $g_{ml}/g_{ol}$ . The other is to enlarge the ratio  $[(g_{mb}R_b - 1)C_b]/(C_{p1} + C_d)$  although with a limitation. As observed from Fig. 12,  $\omega_{\mu}$  is proportional to this ratio and  $\omega_{\mu}$  also increases with decreasing  $C_L$ . The increased  $\omega_{\mu}$  will approach the values of the high-frequency poles, and significantly degrading the PM of the local loop. Therefore, the design effort will imply trade-offs among the first stage gain, power, and the size of  $C_b$  and  $C_d$ .

### B. Capacitor Size and Unity-Gain Frequency

It is worth it to mention that the proposed CM technique further decreases the size of physical capacitor by  $(g_{\rm mb}R_{\rm b}-1)$  when compared with the MCCB technique for single-value load capacitance. In other words, with the same size of  $C_{\rm b}$  the proposed compensation scheme is capable of driving capacitive load that is larger than that of MCCB, by an order of magnitude, because  $(g_{\rm mb}R_{\rm b}-1)$  is easily sized to a magnitude of ten. To cover the range of smaller capacitive load, a small  $C_{\rm d}$  would be necessary.

The UGF of the OpAmp is almost equal to GBW as given by  $(g_{ml}/[(g_{mb}R_b - 1)C_b])$  for small  $C_L$ . As mentioned

before, there is an LHP zero  $\omega_{z1}$  in the transfer function. To guarantee the stability of the overall loop,  $\omega_{z1}$  must be located above the GBW, thus contributing to the OpAmp's PM, which is translated to the following condition,

$$\frac{g_{\rm m1}}{g_{\rm mb}} < \frac{2(g_{\rm mb}R_{\rm b}-1)}{g_{\rm mb}R_{\rm b}+1} \approx 2.$$
(20)

# C. Design Considerations for the Class-AB Output Stage

A class-AB output stage [45] is employed to enhance the transient performance of the OpAmp. The role of  $C_{\text{bat}}$  is twofold. First, it can be exploited to increase the gain of the OpAmp because it is by means of  $C_{\text{bat}}$ that the transconductance of  $M_{10}$ ,  $g_{m10}$ , takes effect. In order to increase the low-frequency gain, a larger  $C_{\text{bat}}$ is desired. Second, a larger  $C_{\text{bat}}$  is critical to ensure an accurate voltage transfer from the gate of  $M_9$  to that of  $M_{10}$ . Hence,  $C_{\text{bat}}$  larger than  $10C_{\text{gs10}}$  is selected.

The saturation voltage  $V_{\rm dsat}$  of  $M_9$  has to be the same as that of  $M_{10}$  so that  $M_9$  and  $M_{10}$  have equal current boost capability during transients. Besides, a relatively low  $V_{\rm dsat}$  can reduce the drastic change of voltage at the output of the first stage, decreasing or

80 60 40 50 pF Gain (dB) 20 0 -20 -40 -60 500 p 10<sup>6</sup> 107 108 10<sup>2</sup> 10<sup>3</sup> 10<sup>4</sup> 10<sup>5</sup> 10<sup>1</sup> Frequency (Hz) (a) 0 50 pF -50 (̂) −100 −150 = 500 pF  $C_{l}$ -200 -25010<sup>2</sup> 10<sup>4</sup> 10<sup>1</sup> 10<sup>3</sup> 10<sup>5</sup> 10<sup>6</sup> 107 108 Frequency (Hz) (b) Figure 14. Proposed OpAmp AC responses with different

 $C_1$ . (a) Magnitude. (b) Phase.

avoiding the conduction of parasitic diode in  $M_{\rm R}$ , or diode-connected  $M_{\rm R}$  itself.

# D. Noise Analysis

Knowing the internal noise transfer functions of the OpAmp eases the device sizing. The simplified schematic of the proposed OpAmp and its small-signal equivalent circuit for the noise analysis are shown in Fig. 13(a) and (b), respectively.  $Y_{oi}$  represents the lumped admittance at the corresponding node. The noise generated by the tail current source  $M_{b6}$  is







negligible at the frequencies of interest. Also the noise contribution of cascode transistors  $M_5$  and  $M_6$  is less significant. Hence, the analysis mainly focuses on the noise contribution of  $R_{\rm b}$ ,  $M_7$ ,  $M_8$ , and  $M_9$  as the noise of transistors  $M_1$ ,  $M_2$ ,  $M_3$ , and  $M_4$  can be easily referred to the input stage, using an equivalent input-referred voltage noise source. The input-referred noise transfer functions of the noise sources:  $R_{\rm b}$ ,  $M_7$ ,  $M_8$  and  $M_9$ , are respectively given by,

$$|A_{n,R_{\rm b}}(s)|^2 = \left| \frac{g_{\rm m8}}{g_{\rm m1}} \cdot \frac{1 + s \frac{C_{\rm b}}{g_{\rm m7}}}{1 + s \frac{(g_{\rm m7}R_{\rm b} + 1)C_{\rm b}}{g_{\rm m7}}} \right|^2 \cdot |A_{\rm v}(s)|^2$$
(21)

$$|A_{n,M_{7}}(s)|^{2} = \left|\frac{g_{m8}}{g_{m1}} \cdot \frac{1 + sR_{b}C_{b}}{1 + s\frac{(g_{m7}R_{b} + 1)C_{b}}{g_{m7}}}\right|^{2} \cdot |A_{v}(s)|^{2}$$
(22)

| Table 1.<br>Component sizes of the proposed OpAmp. |                                   |                    |                                |  |  |  |
|----------------------------------------------------|-----------------------------------|--------------------|--------------------------------|--|--|--|
| Device                                             | Size                              | Device             | Size                           |  |  |  |
| M <sub>1</sub> /M <sub>2</sub>                     | 8 $	imes$ (6 $\mu$ m/1 $\mu$ m)   | M <sub>b5</sub>    | 2 $\mu$ m/1 $\mu$ m            |  |  |  |
| $M_3/M_4$                                          | 8 $	imes$ (2 $\mu$ m/1 $\mu$ m)   | M <sub>b6</sub>    | $8	imes$ (4 $\mu$ m/2 $\mu$ m) |  |  |  |
| $M_5/M_6$                                          | 6 $	imes$ (2 $\mu$ m/0.4 $\mu$ m) | M <sub>R</sub>     | $1\mu$ m/ $1\mu$ m             |  |  |  |
| M <sub>7</sub> /M <sub>8</sub>                     | 6 $	imes$ (4 $\mu$ m/0.8 $\mu$ m) | Cb                 | 0.8 pF                         |  |  |  |
| M <sub>9</sub>                                     | 2 $	imes$ (4 $\mu$ m/0.8 $\mu$ m) | R <sub>b</sub>     | 85 k $\Omega$                  |  |  |  |
| M <sub>10</sub>                                    | 2 $	imes$ (2 $\mu$ m/1 $\mu$ m)   | $\mathbf{C}_{bat}$ | 0.5 pF                         |  |  |  |
| $M_{b1}/M_{b2}/M_{b4}$                             | 2 $	imes$ (4 $\mu$ m/2 $\mu$ m)   | Cd                 | ~ 0.6 pF                       |  |  |  |
| M <sub>b3</sub>                                    | 1 $\mu$ m/8 $\mu$ m               |                    |                                |  |  |  |

$$|A_{n,M_8}(s)|^2 = \left| \frac{g_{m8}}{g_{m1}} \cdot \frac{\left(1 + s\frac{C_b}{g_{m7}}\right)(1 + sR_bC_{pb})}{1 + s\frac{(g_{m7}R_b + 1)C_b}{g_{m7}}} \right|^2 \cdot |A_v(s)|^2 \quad (23)$$
$$|A_{n,M_9}(s)|^2 = \left| \frac{g_{o8} + sC_{p8}}{g_{m1}} \cdot \frac{\left(1 + s\frac{C_b}{g_{m7}}\right)(1 + sR_bC_{pb})}{1 + s\frac{(g_{m7}R_b + 1)C_b}{g_{m7}}} \right|^2 \cdot |A_v(s)|^2 \quad (24)$$

where  $A_v(s)$  is the transfer function of the proposed amplifier. From eqs. (21)–(24), it can be observed that the noise due to  $R_b$ ,  $M_7$  and  $M_8$  generates the major portion of the thermal noise within the GBW of the amplifier, while the noise contribution of M9 is suppressed by the gain of the first stage.

Table 2.

| Typical Performance Summary  | / of the Pronoced O  | nAmn The Peculte are (   | Nhtainod with Cd — $\sim$ 0.6 nF $_{\odot}$ |
|------------------------------|----------------------|--------------------------|---------------------------------------------|
| Typical Ferror mance Summary | y of the floposed of | prinp, the nesults are t | o b called with ou - v o p c                |

| Technology                                                         |           | AMS 0.35-µm CMOS |             |              |
|--------------------------------------------------------------------|-----------|------------------|-------------|--------------|
| V <sub>DD</sub> (V)                                                |           | 1.5              |             |              |
| Total Quiescent Current (µA)                                       |           | 31.5             |             |              |
| DC Gain (dB)                                                       |           | 82               |             |              |
| Input-Referred Noise Voltage from 1 to 10 MHz ( $\mu V_{ m rms}$ ) |           | 484.7            |             |              |
| Loading Capacitance (pF)                                           | 50        | 500              | 5000        | 50000        |
| Unity-Gain Frequency (MHz)                                         | 1.15      | 0.53             | 0.146       | 0.02         |
| PM (degree)                                                        | 86°       | 51°              | 58°         | 85°          |
| Gain Margin (dB)                                                   | -22       | -44              | -64         | -84          |
| $SR+/SR-(V/\mu s)$                                                 | 0.73/0.73 | 0.2/0.17         | 0.021/0.012 | 0.002/0.0011 |
| 1% TS+/TS- (μs)                                                    | 1/1.2     | 3.3/7.7          | 24.34/89.25 | 242/1000     |
| FoM <sub>s</sub> (MHz · pF/mA)                                     | 1825      | 8413             | 23175       | 31746        |
| $FoM_{L}(V/\mu s \cdot pF/mA)$                                     | 1159      | 2937             | 2619        | 2460         |



**Figure 18.** Two-stage OpAmp using MCCB plus sophisticated CM.



#### E. Simulation Results

The overall performance of the OpAmp has been verified in 0.35-µm CMOS under a 1.5-V supply. To demonstrate the effectiveness of the proposed CM, the OpAmp has been tested under a wide range of large capacitive loads. Table 1 summarizes the component sizes of the OpAmp. With a biasing current set to 1.5  $\mu$ A and all other drain currents shown in Fig. 11(a), the total current consumption is 31.5  $\mu$ A. During the simulation,  $R_{\rm b}$ , and  $C_{\rm b}$  have been tuned to 85 k $\Omega$ , and 0.8 pF respectively, to achieve an effective Miller capacitance of 7.9 pF with  $g_{\rm mb} = 128 \,\mu S$ . The other parameters  $(g_{m1}, g_{m9} \text{ and } g_{m10})$  are 61  $\mu$ S, 43  $\mu$ S, and 45  $\mu$ S, respectively. The value of  $C_{\text{bat}}$  is chosen to be 0.5 pF which is much larger than the total gate-capacitance of  $M_{10}$  (~13 fF).  $C_{\rm d}$ is close to 0.6 pF to implement a highly stable OpAmp for a broad range of load capacitance ( $\geq$ 50 pF). A small diode-connected PMOS transistor  $M_{\rm R}$  with source and substrate terminal connected behaves like an extremely high resistor. Fig. 14 shows the frequency responses of the OpAmp with  $C_{\rm L}$  = 50 pF, 500 pF, 5 nF, and 50 nF. The PM is larger than 50° for all cases. The corresponding transient responses are shown in Fig. 15 indicating that the proposed OpAmp is very stable without any oscillation and ringing when the input is stimulated by a 500-mV step. To validate the robustness of the OpAmp







against process corners (slow-slow, typical-typical and fast-fast), a 150-pF load is adopted. It can be observed from the AC [Fig. 16] and step [Fig. 17] responses that the proposed OpAmp is also very stable with little performance variations.

A performance summary obtained with the variation of the capacitive load from 50 pF up to 50 nF is given in Table 2. For  $C_{\rm L} > 50$  nF, the OpAmp becomes more stable from the above analysis although the UGF is significantly reduced.

V. Potential CM and Other Frequency Techniques Extending Wide-Range Capacitive Driving Capability Among the existing Miller compensation techniques, Miller compensation with current buffer (MCCB) features the highest potential to lead further improvement of two-stage OpAmp in driving a large or wide-range capacitive load. However, one drawback of this topology is that the gain of the first stage strongly relies on the size of the compensation capacitor  $C_m$ . CM techniques have been employed here to reduce the physical size of  $C_m$ . But, the proposed CM still possesses two high-frequency poles and thus further smaller load capacitance cannot be handled. If more sophisticated CMs without parasitic poles or with just one very high-frequency pole are proposed, a large-range capacitive-load stable OpAmp with high power-and-area efficiency can be accomplished. Alternatively, if a zero-pole pair or lead network could be inserted in the forward path of the OpAmp, the UGF of the local feedback loop can be further improved. The extended bandwidth can be utilized to save the power of the 2nd stage and enhance its capacitive driving capability. The following sub-sections describe these two techniques and their associated challenges:

# A. Sophisticated CM Without Parasitic Poles or With Only One High-Frequency Pole in the Local Loop

Fig. 18 describes a two-stage OpAmp using MCCB in conjunction with a sophisticated CM. In a sophisticated CM, if there is no parasitic pole, the two-stage OpAmp is able to handle any value of load capacitance with k-fold smaller  $C_a$  in comparison with the pure MCCB OpAmp, as shown in the gain plot Fig. 19. A parasitic pole associated with  $g_{ma}$  and  $C_a$  is induced by the sophisticated CM. When compared with the pure MCCB OpAmp, this pole is pushed to a high-frequency position due to the reduced value of  $C_a$ . This structure is superior to the previously proposed CM because that has an extra high-frequency pole. The extra pole is the prime cause for instability when the load capacitance is greatly decreased. For instance, even a 10° reduction in PM of the local loop leads to a great amount of peaking in the transfer function of the OpAmp [27] if the minimum PM of the local loop is 45°. When the load capacitor is small, the step response of the OpAmp will exhibit significant high-frequency ringing or oscillation as observed in [19]. Therefore, one of the future research trends in frequency compensation techniques would be related with the development of more sophisticated CMs extending OpAmp's driving capability to small capacitive loads.

# B. Inserting a Lead Network in the Forward Path

A lead network can be utilized to further increase the bandwidth of the MCCB's control loop. If the local loop of the OpAmp is cascaded by a lead network, the UGF of the local loop will be boosted. However, the lead network cannot be in the feedback path since it will become a lag network in the overall transfer function when the local loop is closed. Thus, the lead work should be inserted in the forward path. The block diagram of the concept is illustrated in Fig. 20. The Bode plot of the local loop is given in Fig. 21, if the ratio of  $p_1/z_1$  is k, the UGF of the local loop can be *k*-fold enlarged. The extended bandwidth is useful for driving a big capacitor while dissipating less power. Moreover, when a high-frequency lead network is located after the pole  $g_{mc}/C_c$ , the range

of the capacitive load can be increased, providing that the poles induced by the lead network are located at sufficient high frequencies beyond  $g_{\rm mc}/C_{\rm c}$ . The realization (passive or active) of the lead network determines the efficiency of the technique in practice.

# VI. Summary

Frequency compensation is essential for two-stage and multi-stage operational amplifiers (OpAmps). In this article, for the first time, state-of-the-art frequency compensation techniques for two-stage OpAmps to drive a wide-range capacitor load are revisited in detail. Their key features are analyzed and justified according to the corresponding area-and-power efficiency. With the knowledge of the exisitng techniques, a new embedded capacitor multiplier (CM) is introduced as a feasible alternative. The input stage of the OpAmp features an embedded CM minimizing the size of the physical compensation capacitors, improving the slew rate and inducing a useful LHP zero to enhance the circuit stability. No extra bias circuit and power are required by this embedded CM. A detailed mathematical analysis and circuit vertifications of all performance metrics provide insights in circuit dimensioning and confirm the feasibility of the OpAmp. This simple yet effective two-stage OpAmp architecture can be widely useful for different applications.

As it can be foreseen, frequency compensation techniques of two-stage and multi-stage OpAmps will continuously evolve by combining them with other techniques such as advanced current buffer, and more sophiscated CMs, in a trend to boost the driving capability over a large or widerange capacitive load with minimum power and area.

# Acknowledgments

This work was financially supported by University of Macau Research Committee and Macao Science and Technology Development Fund (FDCT).



**Zushu Yan** (S'09) received the B.Sc. degree in Communication Engineering from the Beijing University of Posts and Telecommunications (BUPT), and the M.Sc. degree in Microelectronics from the Beijing Microelectronics Technology Institute (with honors), Beijing, China,

in 2003 and 2006, respectively. He is currently working towards the Ph.D. degree in Electrical and Electronics Engineering at University of Macau, Macao, China. From April 2006 to August 2009, he was an analog IC engineer and team leader at the Beijing Microelectronics Technology Institute, responsible for the development of highperformance low-dropout regulators (LDOs) and highvoltage DC-DC converters in CMOS, BiCMOS, and BCD technologies. His current research interests include lowvoltage low-power analog circuit techniques and analog techniques for wireless applications.



**Pui-In Mak** (S'00-M'08) received the BSEEE and PhDEEE degrees from University of Macau (UM), Macao, China, in 2003 and 2006, respectively. He was with Chipidea Microelectronics (Macau) Ltd. in summer 2003 as an Trainee Engineer. Since 2004, he has been with

the Analog and Mixed-Signal VLSI Laboratory at UM as Research Assistant (2004–2006), Invited Research Fellow (2006–2007) and (Co)-Coordinator of the Wireless (Biomedical) Research Line (2008-). He is currently Assistant Professor at UM. His research interests are on analog and RF circuits and systems for wireless and biomedical applications, and engineering education.

Dr. Mak was a Visiting Fellow at University of Cambridge, UK and a Visiting Scholar at INESC-ID, Instituto Superior Técnico/UTL, Portugal in 2009. He served on the Technical/Organization Committees of numerous conferences such as APCCAS'08 and ISCAS'10. He coinitiated the GOLD Special Sessions in ISCAS'09-10. He is Associate Editor of IEEE TRANS. ON CAS I–REGULAR PAPERS (2010–2011), IEEE TRANS. ON CAS II–EXPRESS BRIEFS (2010– 2011) and IEEE CASS NEWSLETTER (2010–).

Dr. Mak (co)-received paper awards at ASICON'03, MWS-CAS'04, IEEJ Analog VLSI Workshop'04, PRIME'05, DAC/ ISSCC-SDC'05, APCCAS'08 and PrimeAsia'09. He received the *Honorary Title of Value* decoration from Macao Government in 2005; *the Clare-Hall Visiting Fellowship* from University of Cambridge UK in 2009; the *IEEE MGA GOLD Achievement Award* in 2009; the *IEEE CASS Chapter-of-the-Year Award* in 2009, the *UM Research Award* in 2010, and the IEEE CASS Outstanding Young Author Award in 2010.

Dr. Mak is a Member of: IEEE GOLD Committee (2007-), CASS BOARD-OF-GOVERNORS (2009–2011), CASS PUBLICATION AC-TIVITIES COMMITTEE (2009–2011), CASS WEB AD-HOC COMMITTEE (2010-) and TECHNICAL COMMITTEES OF CASCOM (2008-) and CASEO (2009-). He co-authored a book: *Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Transceivers* (Springer, 2007), and 50+ papers in referred journals and conferences. He holds one U.S. patent and several in applications.



**Rui P. Martins** (M'88-SM'99-F'08) received the Bachelor (5-years), Masters, and Ph.D. degrees as well as the *Habilitation* for Full- Professor in electrical engineering and computers from the Department of Electrical and Computer Engineering, Instituto Superior Técnico

(IST), TU of Lisbon, Portugal, in 1980, 1985, 1992 and 2001, respectively. He has been with the Department of Electrical and Computer Engineering/IST, TU of Lisbon, since October 1980.

Since 1992, he has been on leave from IST, TU of Lisbon, and is also with the Department of Electrical and Electronics Engineering, Faculty of Science and Technology (FST), University of Macau (UM), Macao, China, where he is a Full-Professor since 1998. In FST he was the Dean of the Faculty from 1994 to 1997 and he has been Vice-Rector of the University of Macau since 1997. From September 2008, after the reform of the UM Charter, he was nominated after open international recruitment as Vice-Rector (Research) until August 31, 2013. Within the scope of his teaching and research activity he has taught 20 bachelor and master courses and has supervised 22 theses, Ph.D. (9) and Masters (13). He has published: 15 books, co-authoring (4) and co-editing (11), plus five book chapters; 185 refereed papers, in scientific journals (36) and in conference proceedings (149); as well as other 70 academic works, in a total of 275 publications, in the areas of microelectronics, electrical and electronics engineering, engineering and university education. He has coauthored also seven submitted US Patents (one approved and issued in 2009, one classified as "patent pending" and five still in the process of application). He has founded the Analog and Mixed-Signal VLSI Research Laboratory of UM: http://www.fst.umac.mo/ en/lab/ans\_vlsi/.

Prof. Rui Martins was elevated to IEEE Fellow for his leadership in engineering education. He was the Founding Chairman of the IEEE Macau Section from 2003 to 2005, and of the IEEE Macau Joint-Chapter on Circuits And Systems (CAS)/Communications (COM) from 2005 to 2008 [World Chapter of the Year 2009 of the IEEE Circuits And Systems Society (CASS)]. He was the General Chair of the 2008 IEEE Asia-Pacific Conference on Circuits And Systems - APCCAS'2008, and was elected Vice-President for the Region 10 (Asia, Australia, the Pacific) of the IEEE Circuits And Systems Society (CASS), for the period of 2009 to 2010. He is Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II - EXPRESS BRIEFS, for the period of 2010 to 2011. He was the recipient of 2 government decorations: the Medal of Professional Merit from Macao Government (Portuguese Administration) in 1999, and the Honorary Title of Value from Macao SAR Government (Chinese Administration) in 2001. In July 2010 he was elected as Corresponding Member of the Academy of Sciences of Lisbon, Portugal.

#### References

<sup>[1]</sup> D. Grasso, G. Palumbo, and S. Pennisi, "Advances in reversed nested Miller compensation," *IEEE Trans. Circuits Syst. I*, vol. 54, no. 7, pp. 1459–1470, July 2007.

[2] T. Itakura, H. Minamizaki, T. Saito, and T. Kuroda "A 402-output TFT-LCD driver IC with power control based on the number of colors selected," *IEEE J. Solid-State Circuits*, vol. 38, no. 3, pp. 503–510, Mar. 2003.

[3] V. Dhanasekaran, J. Silva-Martínez, and E. Sáchez-Sinencio, "Design of three-stage class-AB 16  $\Omega$  headphone driver capable of handling wide range of load capacitance," *IEEE J. Solid-State Circuits*, vol. 44, no. 6, pp. 1734–1744, June 2009.

[4] K. N. Leung and P. K. T. Mok, "Analysis of multistage amplifier-frequency compensation," *IEEE Trans. Circuits Syst. I*, vol. 48, no. 9, pp. 1041–1056, Sept. 2001.

[5] Y. P. Tsividis and P. R. Gray, "An integrated NMOS operational amplifier with internal compensation," *IEEE J. Solid-State Circuits*, vol. 13, no. 6, pp. 748–753, Dec. 1976.

[6] D. Senderowicz, D. A. Hodges, and P. R. Gray, "High-performance NMOS operational amplifier," *IEEE J. Solid-State Circuits*, vol. 15, no. 6, pp. 760–766, Dec. 1978.

[7] W. C. Black, Jr., D. J. Allstot, and R. A. Reed, "A high performance low power CMOS channel filter," *IEEE J. Solid-State Circuits*, vol. 15, no. 6, pp. 929–938, Dec. 1980.

[8] F. You, H. K. Embabi, and E. Sáchez-Sinencio, "Multistage amplifier topologies with nested Gm-C compensation," *IEEE J. Solid-State Circuits*, vol. 17, no. 6, pp. 2000–2011, Dec. 1997.

[9] R. D. Jolly and R. H. McCharles, "A low-noise amplifier for switchedcapacitor filters," *IEEE J. Solid-State Circuits*, vol. 32, no. 6, pp. 1192–1194, Dec. 1982.

[10] K. Ahuja, "A improved frequency compensation technique for CMOS operational amplifiers," *IEEE J. Solid-State Circuits*, vol. 18, no. 6, pp. 629–633, Dec. 1983.

[11] B. Ribner and M. A. Copeland, "Design techniques for cascoded CMOS op amps with improved PSRR and common-mode input range," *IEEE J. Solid-State Circuits*, vol. 19, no. 6, pp. 919–925, Dec. 1984.

[12] G. Palmisano and G. Palumbo, "A compensation strategy for twostage CMOS opamps based on current buffer," *IEEE Trans. Circuits Syst.* I, vol. 44, no. 3, pp. 257–262, Mar. 1997.

[13] J. Mathattanakull, "Design procedures for two-stage CMOS operational amplifiers employing current buffer," *IEEE Trans. Circuits Syst. II*, vol. 52, no. 11, pp. 766–770, Nov. 2005.

[14] P. J. Hurst, S. H. Lewis, J. P. Keane, F. Aram, and K. C. Dyer, "Miller compensation using current buffers in fully differential CMOS twostage operational amplifiers," *IEEE Trans. Circuits Syst. I*, vol. 51, no. 2, pp. 275–285, Feb. 2004.

[15] W. Aloisi, G. Palumbo, and S. Pennisi, "Design methodology of Miller frequency compensation with current buffer/amplifiers," *IET Proc. Circuits, Devices Syst.*, vol. 2, no. 2, pp. 227–233, Apr. 2008.

[16] V. Saxena and R. J. Baker, "Compensation of CMOS op-amps using split-length transistors," in *Proc. IEEE MWSCAS 2008*, Aug. 2008, pp. 109–112.

[17] A. D. Grasso, G. Palumbo, and S. Pennisi, "Comparison of the frequency compensation techniques for CMOS two-stage Miller OTAs," *IEEE Trans. Circuits Syst. II*, vol. 55, no. 11, pp. 1099–1103, Nov. 2008.

[18] U. Dasgupta, "Issues in "Ahuja" frequency compensation technique," in *Proc. 2009 IEEE Int. Symp. Radio-Frequency Integration Technology*, 2009, pp. 326–329.

[19] R. J. Reay and G. T. A. Kovacs, "An unconditionally stable two-stage CMOS amplifier," *IEEE J. Solid-State Circuits*, vol. 30, no. 5, pp. 591–594, May 1995.

[20] G. A. Rincon-Mora, "Active capacitor multiplier in Miller-compensated circuits," *IEEE J. Solid-State Circuits*, vol. 35, no. 1, pp. 26–32, Jan. 2000.

[21] R. Suryanarayan, A. Gupta, and T. N. Blalock, "A slew rate enhancement technique for operational amplifiers based on a tunable active Gm-based capacitance multiplication circuit," in *Proc. 13th ACM Great Lakes Symp. VLSI*, Apr. 2003, pp. 273–276.

[22] Q. Bian, Z. Yan, Y. Zhao, and S. Yue, "Analysis and design of voltage controlled current source for LDO frequency compensation," in *Proc. IEEE Int. Conf. Electron Devices and Solid-State Circuits*, Dec. 2005, pp. 363–366.

[23] H. C. Lin, H. H. Wu, and T. Y. Chang, "An active-frequency compensation scheme for CMOS low-dropout regulators with transientresponse improvement," IEEE Trans. Circuits Syst. II, vol. 55, no. 9, pp. 853–857, Sept. 2008.

[24] K. H. Chen, C. J. Chang, and T. H. Liu, "Bidirectional current-mode capacitor multipliers for on-chip compensation," *IEEE Trans. Power Electron.*, vol. 23, no. 1, pp. 180–188, Jan. 2008.

[25] Z. Yan, "Two-stage large capacitive load amplifier with embedded capacitor multiplier compensation," in *Proc. IEEE ISCAS'09*, May 2009, pp. 2481–2484.

[26] L. J. Stotts, "Introduction to implantable biomedical IC design," *IEEE Circuits Devices Mag.*, vol. 5, no. 1, pp. 12–18, Jan. 1989.

[27] P. R. Gray, P. J. Hurst, S. H. Lewis, and R. G. Meyer, *Analysis and Design of Analog Integrated Circuits, 4th ed.* New York: Wiley, 2001.

[28] Y. Tang, M. Ismail, and S. Bibyk, "Adaptive Miller capacitor multiplier for compact on-chip PLL filter," *IEE Electron. Lett.*, vol. 39, pp. 43–45, Jan. 2003.

[29] H. Lee and P. K. T. Mok, "An SC voltage doubler with pseudo-continuous output regulation using a three-stage switchable opamp," *IEEE J. Solid-State Circuits*, vol. 42, no. 6, pp. 1216–1229, June 2007.

[30] F. Su, W.-H. Ki, and C.-T. Tsui, "Regulated switched-capacitor doubler with interleaving control for continuous output regulation," *IEEE J. Solid-State Circuits*, vol. 44, no. 4, pp. 1112–1120, Apr. 2009.

[31] S. Solis-Bustos, J. Silva-Martinez, F. Maloberti, and E. Sánchez-Sinencio, "A 60-dB dynamic range CMOS six-order 2.4-Hz low-pass filter for medical applications," *IEEE Trans. Circuits Syst. II*, vol. 47, no. 12, pp. 1391–1398, Dec. 2000.

[32] K. Shu, E. Sánchez-Sinencio, J. Silva-Martínez, and H. K. Embabi, "A 2.4-GHz monolithic fractional-N frequency synthesizer with robust phase-switching prescaler and loop capacitance multiplier," *IEEE J. Solid-State Circuits*, vol. 38, no. 6, pp. 866–874, June 2003.

[33] K. Chava and J. Silva-Martínez, "A frequency compensation scheme for LDO voltage regulators," *IEEE Trans. Circuits Syst. I*, vol. 51, no. 6, pp. 1041–1050, June 2004.

[34] S.-R. Han, C.-N. Chuang, and S.-I. Liu, "A time-constant calibrated phase-locked loop with a fast-locked time," *IEEE Trans. Circuits Syst. II*, vol. 54, no. 1, pp. 34–37, Jan. 2007.

[35] Y.-T. Wong et al., "Near-threshold startup integrated boost converter with slew rate enhanced error amplifier," in *Proc. IEEE ISCAS'09*, May 2009, pp. 2409–2412.

[36] S. Pennis, "CMOS multiplier for grounded capacitors," *IET Electron. Lett.*, vol. 38, pp. 765–766, July 2002.

[37] Cataldo, G. Ferri, and S. Pennisi, "Active capacitance multiplier using current conveyors," in *Proc. IEEE ISCAS'98*, May 1998, vol. 2, pp. 343–346.

[38] C.-C. Chen, S.-C. Lee, and S.-I. Liu, "A capacitor multiplication technique using a second-generation current conveyor in the loop filter of the phase-locked loops," *Int. J. Electr. Eng.*, vol. 14, no. 6, pp. 239–245, Jan. 2007.

[39] K.-J. Hsiao and T.-C. Lee, "The design and analysis of a fully integrated multiplying DLL with adaptive current tuning," *IEEE J. Solid-State Circuits*, vol. 43, no. 6, pp. 1427–1435, June 2008.

[40] K. Schrodinger, J. Stimma, and M. Mauthe, "A fully integrated CMOS receiver front-end for optic gigabit ethernet," *IEEE J. Solid-State Circuits*, vol. 37, no. 7, pp. 874–880, July 2002.

[41] T. J. Barber, S. Ho, and P. Ferguson, "Multi-mode CMOS low dropout voltage regulator for GSM handsets," in *Proc. IEEE Symp. VLSI Circuits*, June 2002, pp. 284–287.

[42] Z. Yan, L. Shen, and Y. Zhao, "A low-voltage CMOS low-dropout regulator with novel capacitor-multiplier frequency compensation," in *Proc. IEEE ISCAS'08*, May 2008, pp. 2685–2688.

[43] R. S. Wrathall, "Amplifier circuit for adding a Laplace transform zero in a linear integrated circuit," *U.S. Patent 6 737 841*, May 2004.

[44] R. J. Milliken, J. Silva-Martínez, and E. Sánchez-Sinencio, "Full onchip CMOS low-dropout voltage regulator," *IEEE Trans. Circuits Syst. I*, vol. 54, no. 9, pp. 1879–1890, Sept. 2007.

[45] J. Ramirez-Angulo, R. G. Carvajal, J. A. Galan, and A. J. Lopez-Martin, "A free but efficient low-voltage class-AB two-stage operational amplifier," *IEEE Trans. Circuits Syst. II*, vol. 53, no. 7, pp. 568–571, July 2006.