

#### Abstract

Instead of blindly tracking the rapid downsizing of supply voltage ( $V_{DD}$ ) in technology scaling, high-/mixed-voltage radio-frequency (RF) and analog CMOS circuits have emerged as a prospective alternative comes of age. An elevated  $V_{\mbox{\tiny DD}},$  or a hybrid use of I/O and core  $V_{\mbox{\scriptsize DD}}{}'s,$  in conjunction with thinand thick-oxide MOS transistors open up many possibilities in defining circuit topologies, while maintaining the speed and area benefits of advanced processes. Circuit reliability can be guaranteed through advanced circuit techniques. This paper aims to provide a glimpse of the basic concept, system design considerations and circuit examples. A wide variety of RF and analog CMOS circuits designed based on such techniques are examined and new topologies are proposed. Those circuit topologies comprise the RF power amplifier, the low-noise amplifier, the mixer, operational-amplifier-based analog circuits, the sample-and-hold amplifier and, finally, the line driver. Reliability considerations such as oxide breakdown, hot carrier injection (HCI), time dependent dielectric breakdown (TDDB), and bias temperature instability (BTI) will be discussed, and their implications in different types of circuits will be justified. The outlined principles are extendable to other RF and analog circuits, motivating the adoption of new voltage-conscious topologies in ultrascaled CMOS processes.

# High-/Mixed-Voltage RF and Analog CMOS Circuits Come of Age

#### I. Introduction

R apid downscaling of CMOS has led to more compact and faster radio frequency (RF) and analog circuits but with deteriorated linearity and accuracy due to the associated low-voltage constraints. The value of the supply voltage ( $V_{DD}$ ) predominantly defines the number of transistors that can be placed in cascode for an amplifier. Entered into the sub-1V nanoscale regime, the downsizing of threshold voltage ( $V_T$ ) is decelerated due to transistor variability, matching and leakage issues. Insufficient voltage headroom makes cascoding of transistors very inefficient. Cascading of transistors, on the other hand, demand more power and achieves lower operating speed. Innovative techniques befitting sub-1V nanoscale processes must be investigated in order to keep driving up circuit performances along with technology advancements.

In this article, high-/mixed-voltage CMOS circuits are presented as the technology comes of age. The research goal is to enlarge the design headroom through the elevation of  $V_{\rm DD}$  in ultra-scaled CMOS processes and the hybrid use of thin- and thick-oxide transistors. In advanced processes, thin-oxide transistors are for core design that have a voltage limit the same as the standard supply  $V_{\rm DD,c}$ . Thick-oxide transistors are for I/O

Digital Object Identifier 10.1109/MCAS.2010.938636

## Bringing thick-oxide transistors, and their associated $V_{\text{DD,IO}}$ , into the RF and analog circuit design portfolio appears to be a handy option to increase the design flexibility.

design that can work at a higher supply voltage  $V_{\rm DD,IO}$ . When design-for-reliability (i.e., no overstress on any device) is included in the design flow, an elevated  $V_{\rm DD}$  outpacing the technology roadmap can reliably enlarge the voltage headroom ( $V_{\rm DD} - V_{\rm T}$ ) as depicted in Fig. 1.

#### II. System Considerations

A general perception of mixed-voltage wireless systemon-chip (SoC) for portable applications is depicted in





Fig. 2. Thin-oxide transistors powered by  $V_{\text{DD,c}}$  exhibit the simplest structure to maximize the speed-to-power efficiency of digital functions such as the digital signal processor. However, RF and analog circuits such as the RF power amplifier and the baseband operational amplifier are not that efficient to work under the same  $V_{\rm DD,c}$ , which in the latest technologies, such as the 65 and 40-nm CMOS, has values in the order of 1 to 0.9 V [1], respectively. Such  $V_{DD,c}$  leads to small voltage headroom burdening the performance optimization, especially in multistandard wireless systems that demand high-linearity low-noise wideband RF circuits [2]. Consequently, the exploration of a voltage islanding concept in a power management unit would become essential for distribution of the supply voltages to different functions appropriately.

On the other hand, since many peripherals do not scale synchronously with the silicon technologies, thick-oxide transistors are still kept available in advanced processes to facilitate I/O communications. Thus, bringing thick-oxide transistors, and their associated  $V_{\rm DD,IO}$ , into the RF and analog circuit design portfolio appears to be a handy option to increase the design flexibility. Thick-oxide transistors can be considered as devices from previous technology nodes: 0.25 and 0.18  $\mu$ m. Their reliable operating voltages are 2.5 and 1.8 V, respectively. Both are much more comfortable values for RF and analog circuit design

and can be easily generated by a 3.6/3.7-V Li-ion battery. Obviously, circuits built with purely thick-oxide transistors are not preferred as they cannot profit from the speed and area benefits of advanced processes. A hybrid use of thinand thick-oxide transistors,  $V_{DD,c}$ and  $V_{\rm DD,IO}$ , emerges then as a new art in electronics that should be adopted with a sensible balance. In the latter sections, before we describe the high-/mixed-voltageenabled circuits for wide types of RF and analog functions, the key device reliability concerns are discussed first.

Pui-In Mak and Rui P. Martins are with the Analog and Mixed-Signal VLSI Laboratory, FST, University of Macau, Macao, China. Rui P. Martins is on leave from the Instituto Superior Técnico (IST)/ TU of Lisbon, Portugal. E-mails: {pimak, rmartins/@umac.mo.

#### Punchthrough is a critical concern in high-power circuits such as the power amplifier (PA), but it can be avoided for low-power low-swing RF circuits such as the low-noise amplifier (LNA).

#### III. Device Reliability in Ultra-Scaled Process

The technology Design Rule Manual provides the key device reliability concerns including the absolute maximum rating (AMR), hot carrier injection (HCI), electrostatic discharge (ESD), time dependent dielectric breakdown (TDDB), bias temperature instability (BTI) and punchthrough effect. Complying with them in the design indeed translates the term "design for reliability" into "voltage-conscious design", highly simplifying the design and verification methodologies [3]. Furthermore, in the topology formation phase, their implications to the circuits can be easily justified.

#### A. AMR

The AMR corresponds to the maximum voltage applied to a minimum-gate-length device with no unrecoverable hard failure. AMR is concerned mainly with the gate-oxide breakdown voltage as it is 3 to 4 times smaller than the junction breakdown voltage [3]. A device biased close to the AMR limit may also lead to a deviation in device parameters, degrading the long-term reliability. The tolerable AMR is continuously reducing with the technologies (e.g., 1.6 V in 90-nm CMOS), complicating the design of ESD protection in high-frequency pins.

#### B. HCI Lifetime

Degradation of MOS device characteristics occurs as a result of exposure to a high  $V_{\rm DS}$  with a large drain current. Examples of degradation are a shift of  $V_{\rm T}$  and a shorter gate-oxide breakdown lifetime. HCI normally happens in high-power circuits such as the power amplifier, where the worst HCI bias conditions:  $V_{\rm DS} \ge V_{\rm GS} \ge V_{\rm T}$  and  $V_{\rm DS} \ge V_{\rm DD}/2$  are concurrently satisfied. HCI degradation can be reduced by lowering the drain current or increasing the device channel length (*L*).

#### C. TDDB

TDDB is the wear-out of insulating properties of silicon dioxide in the CMOS gate, leading to the formation of a conducting path through the oxide to the substrate. In order to protect the circuit against TDDB the catastrophic destruction of gate oxides induced by the maximum DC gate oxide voltage at different temperatures must be considered. According to the maximum DC gate oxide voltages of 90- and 65-nm CMOS given in Table 1, NMOS has a higher voltage standing capability than PMOS for all cases to prevent TDDB. Thus, NMOS is preferable when considering TDDB in circuit design.

#### D. NBTI

BTI degradation happens under steady-state conditions. It is design dependent in analog and RF circuits and primarily only PMOS devices are subjected to BTI stress, namely negative BTI (NBTI). In a  $V_{\rm DD}$ -upscaled design, analyzing NBTI involves detecting, in all modes of operation (DC and small signal), which PMOS device is exposed to a peak or rms voltage value exceeding the standard  $V_{\rm DD}$ , which is around 1 V in 90 and 65-nm CMOS. Thus, NMOS is also preferred when implementing analog switches.

#### E. Punchthrough

Transistor gate length should be increased wherever possible to prevent the drain-source depletion regions from punchthrough. In 90-nm CMOS, for a transistor having an aspect ratio (W/L) of 10/0.1, a strong increment of drain current due to punchthrough effect starts at a value of  $|V_{DS}|$  around 2.3 V. Although the punchthrough effect is not intrinsically destructive it can accelerate, in the long term, the gate oxide breakdown because of the induction of hot carriers. Punchthrough is a critical concern in high-power circuits such as the power amplifier (PA), but it can be avoided for low-power low-swing RF circuits such as the low-noise amplifier (LNA).

#### IV. Extend the Voltage Capability of Thin- and Thick-Oxide Transistors

With respect to the above-mentioned reliability concerns, individual thin (thick)-oxide transistors can withstand maximally just one  $V_{\text{DD,C}}$  ( $V_{\text{DD,IO}}$ ) voltage difference for any of the two terminals. In order to extend their voltage capability, stacking of devices can be applied. The concept is illustrated in Fig. 3. In steady state, the possible structures can be a stack of two (or

| Table 1.<br>Maximum DC gate oxide voltage to prevent TDDB. |            |        |         |           |        |
|------------------------------------------------------------|------------|--------|---------|-----------|--------|
|                                                            | 90 nm CMOS |        | 6       | 5 nm CMOS |        |
|                                                            | 45°C       | 150°C  |         | 45°C      | 150°C  |
| GP NMOS                                                    | 1.43 V     | 1.28 V | GP NMOS | 1.35 V    | 1.23 V |
| GP PMOS                                                    | 1.29 V     | 1.17 V | GP PMOS | 1.23 V    | 1.11 V |

#### One basic request of this technique is that the bulk should be tied to the source terminal to avoid overstress between them, implying the need of a triple-well process for NMOS to have an isolated bulk.

more) thin-oxide transistors, thick-oxide transistors, or a hybrid use of both. Generally, the voltage capability across the drain and source terminals can be multiplied by the number of stacked transistors. One basic request of this technique is that the bulk should be tied to the source terminal to avoid overstress between them, implying the need of a triple-well process for NMOS to have an isolated bulk.

Among the three structures shown in Fig. 3 only pure stack of thin-oxide transistors and a hybrid stack of thinand thick-oxide transistors are relevant to balance the speed and voltage capability. Pure stack of thick-oxide transistors cannot take advantage of the area and speed features of advanced technologies. In the hybrid case the thin-oxide transistor can serve as the amplification device for minimization of the loading effect to the previous stage. The thick-oxide transistor serves as the cascode device thus increasing the voltage capability. High-/mixed-voltage RF and analog circuits are generally based on these two stacking structures. In addition to steady-state overstress, transient-state overstress should not be allowed too. Depending on the nature of the signal processing, large-signal circuits (e.g., line driver) requires checking the trajectory of all nodes. Alternative solutions are to employ voltage-biased and self-biased circuit topologies; both of them have the benefit that the internal node voltages can be easily controlled during power up/-down transients. Examples of the techniques will be discussed in the next section.

#### V. High-/Mixed-Voltage RF and Analog Circuits

#### A. Power Amplifier and Wideband Balun-LNA (High- V<sub>DD</sub> 1 Mixed-Transistor)

 $V_{\rm DD}$ -upscaling circuits have appeared in the literature for many years. The most common application is on the PA. As shown in Fig. 4(a) a hybrid use of thin- and thick-oxide devices in cascode permits high speed operation and the use of an elevated  $V_{\rm DD}$  (3.3 V) to maximize the possible output power in 0.13- $\mu$ m CMOS [4].





(b) Wideband balun LNA.

This topology successfully prevents steady-state overstress. On the other hand, in order to protect  $M_1$  from overstress automatically during the power-up/down transients, we propose to add a thick-oxide device  $M_{\rm pt1}$ at  $V_{\rm x}$  node. Its size is not critical as it is to ensure  $V_{\rm x} < V_{\rm DD,c}$  when  $V_{\rm DD,elevated}$  is activated first and can be turned off when  $V_{\rm DD,c}$  has caught up automatically.

Mixed-transistor circuit topologies also found applications in small-signal linearity-demanding RF circuits [5]–[7]. A 90-nm CMOS ultra-wideband balun low-noise amplifier (LNA) [5] based on an elevated  $V_{\rm DD}$  (2.5 V) increases the output dynamic range while allowing more voltage drop at the resistive load  $R_{\rm L}$  [Fig. 4(b)], achieving both high gain and high linearity but a smaller output bandwidth due to an increased  $R_{\rm L}$ . A gain-peaking inductor  $L_{\rm L}$  can be exploited to extend the output bandwidth.  $M_{\rm ptl}$  in Fig. 4(a) can also be applied to this topology to protect  $M_{\rm I}$  and  $M_{\rm 3}$ .

#### B. ESD-Protected LNA (Mixed-V<sub>DD</sub>+ Thin-Oxide Transistor)

Figure 5 depicts the simplified schematic of a PMOSbased, open-source-input ESD-protected ultra-wideband (UWB) LNA for full-band mobile TV [8]. Reversebiased P<sup>+</sup>-diffusion diode  $D_{\rm P}$ , and N<sup>+</sup>-diffusion diode  $D_{\rm N}$ , are adopted for pin-to-rail ESD clamp. The aim of choosing a PMOS-based input structure is to take advantage



of the presence of  $V_{\text{DD,IO}}$  and comparison features with a NMOS-based structure are described next.

In case NMOS is selected as the input device together with an input common-mode voltage  $V_{\text{CM,IN}}$  set to 0.6 V with respect to a 1.2 V  $V_{\text{DD,c}}$  in a 90-nm CMOS process [Fig. 6(a)], the input swing is optimum as it is midway the rail-clamp supply that is the  $V_{\text{DD,c}}$ . Regrettably,  $V_{\text{CM,IN}} =$ 0.6 V will offset the output common-mode level by the same amount, resulting in a limited output swing. Though  $V_{\text{CM,IN}} = 0$  V can resolve such an output swing limitation [Fig. 6(b)],  $D_{\text{N}}$  at such a  $V_{\text{CM,IN}}$  is at a higher risk of forward bias, unavoidably sacrificing part of the input swing.

Conventionally, the above tradeoff cannot be resolved by using PMOS devices as shown in Fig. 7(a), but the presence of  $V_{DD,I/O}$  enables the use of a higher ESD



protection rail. For a  $V_{\text{DD,I/O}}$  of 2.5 V, the I/O swings can be concurrently maximized as shown in Fig. 7(b). The improvement is illustrated by plotting the diode-clamp I/O transfer curves and their 1st derivatives at typical and extreme temperatures [Fig. 8]. With  $V_{\text{CM,IN}} = V_{\text{DD}} = 1.2 \text{ V}$ , the linear input [ $v_{\text{sig}}(t)$ ], even at the highest temperature, has a swing of roughly 3  $V_{\text{pp}}$  in the PMOS case, while it is just roughly 0.8  $V_{\text{pp}}$  in the NMOS case with  $V_{\text{CM,IN}} = \text{GND}$  (0 V). Besides, considering the ESD robustness,  $V_{\text{CM,IN}} = V_{\text{DD,c}}$  balances the discharge capability of  $\pm$  zapping events.

#### C. Cascode-Inverter LNA (High-V<sub>DD</sub>+ Thin-Oxide Transistor)

HV-enabling circuit techniques are normally based on stacked transistors to lower the voltage stress on each device. Consequently, only one transistor can serve as the amplification device. A 90-nm CMOS cascode-inverter LNA was proposed [9]–[10] to enhance the gain-to-power efficiency and boost up the voltage withstand capability. The formation of the circuit is illustrated by introducing a  $V_{\rm DD}$  partitioning concept. In order to reliably bias the thinoxide transistors under an elevated supply it is design-convenient to equally divide the supply into four regions,



Figure 7. Diode clamps with a PMOS-input structure: (a)  $V_{CM,IN} = 0.6$  V and (b)  $V_{CM,IN} = V_{DD,C} = 1.2$  V but the clamping voltage is the  $V_{DD,I/O} = 2.5$  V.



as shown in Fig. 9. On the left, a  $1 \times V_{DD}$  inverter-type amplifier (IA<sub>1</sub> to IA<sub>3</sub>) can be connected in three different ways without affecting the performance and reliability. Such an amplifier is self-biased by a feedback resistor. It can be observed that the inter-rail voltage levels ( $0.5 \times V_{DD}$ ,  $1 \times V_{DD}$ )

### By doubling the supply to $2 \times V_{DD}$ as shown in Fig. 11(b), the overdrive voltage of the MOS switches is maximized to the technology allowable limit.

and  $1.5 \times V_{DD}$ ) call for additional circuitry supply rails. This overhead, however, can be avoided by exploiting a cascode of two identical inverter amplifiers (IA<sub>4</sub> and IA<sub>5</sub>). The intermediate point is still the RF input node, self-biased to a value close to  $1 \times V_{DD}$  because of voltage division. Due to a matched I/O DC level, the voltage gain can be enhanced further by cascading the cascoded inverter amplifiers (IA<sub>6</sub> to IA<sub>9</sub>), without needing any ac-couplings.

Figure 10(a) shows the schematic of a cascode-inverter LNA that is enabled to work underneath a  $2 \times V_{DD}$  supply with no reliability

issue. The common source node of  $M_2$  and  $M_3$  provides an input impedance match. Assuming a differential input is available, the overall transconductance can be boosted by applying the inverting input to the gate of  $M_1$ – $M_4$ . Every transistor shares a voltage drop of  $0.5 \times V_{\text{DD}}$ , ensuring reliability in both steady and transient states [Fig. 10(b)] without needing additional biasing circuits. The dual outputs can be passively summed by a capacitor  $C_{\text{sum}}$  to halve the output impedance, or actively summed in current mode by using transistors to further enhance the gain.

Self-based inverter-based circuits are sensitive to process, voltage and temperature (PVT) variation. The back-gate control scheme highlighted in [11] is an effective solution for this problem. It keeps the supply current constant and reduces the sensitivity to supply ripple by returning the correcting signals to  $V_{\rm p,bulk}$  and  $V_{\rm n,bulk}$ . A triple-well process is required to isolate the bulk of NMOS from the substrate.

#### D. Passive Mixers (High-V<sub>DD</sub>+ Thin-Oxide Transistor)

A passive current-mode downconversion mixer can be implemented with a resistor  $R_{\rm ff}$  in-series with a MOS switch, and terminated with a virtual ground through the use of an operational amplifier (OpAmp). The OpAmp provides linear I-V conversion and first-order lowpass filtering at the output. In order to achieve a rail-to-rail output swing the output dc-level should be at half of the supply. For a generic  $1 \times V_{\rm DD}$  design as shown in Fig. 11(a), the clocked MOS switch can only have a maximum overdrive voltage of 0.5  $V_{\rm DD}$ . However,











### Given the same voltage gain requirement, power budget, source and load impedances, the first advantage of the $2 \times V_{DD}$ design is that it exhibits 2.8-dB higher IIP3 than the $1 \times V_{DD}$ one.

by doubling the supply to  $2 \times V_{DD}$  as shown in Fig. 11(b), the overdrive voltage of the MOS switches is maximized to the technology allowable limit, i.e.,  $1 \times V_{DD}$ . This act significantly reduces the size of the MOS switch and its induced nonlinearity.

Another type of  $2 \times V_{\text{DD}}$  passive mixer with a mixer driver is shown in Fig. 12(a). A  $2 \times V_{\text{DD}}$  90-nm CMOS cascode amplifier serves as the mixer driver improving the linearity and reverse isolation [10] but the output dc-level is up-shifted to  $1.5 \times V_{\text{DD}}$ . Under a  $1.5 \times V_{\text{DD}}$  dc-level PMOS is preferred as the mixing MOS to maximize the overdrive volt-

age. The unmatched input and output dc-levels of the OpAmp require an extra bias current  $I_{\rm b}$  to sink out the excess dc-current in the feedback loop. Since  $I_{\rm b}$  depends on the absolutely value of  $R_{\rm fb}$ , a resistance-tracking bias circuit can be utilized for this purpose. As shown in Fig. 12(b), an error amplifier together with a  $3R_{\rm fb}$  and a current mirror generates the required value of  $I_{\rm b} = 0.5 \times V_{\rm DD}/R_{\rm fb}$ . It should be noted that no device is under overstress.

It is also of interest to compare the performances between 1-V and 2-V I/Q 90-nm CMOS mixer drivers. Figures 13(a) and (b) illustrate the schematics of two types of I/Q mixer drivers with the respective component parameters shown. The former is based on typical  $1 \times V_{DD}$  commonsource amplifiers whereas the latter is based on  $2 \times V_{DD}$ cascode amplifiers with a shared input device ( $M_3$ ) between I and Q channel to minimize the input capacitance.  $M_4$  and  $M_5$  are voltage-biased using a MOS-based divider as shown on the left. Figure 14 shows the simulated internal node voltages of the I/Q mixer drivers [markers correspond to Fig. 13(b)] when the  $2 \times V_{DD}$  ramps up from 0 to 2 V. The potential differences of all internal nodes are within the reliable limits given by the Design Rule Manual.

A performance summary of Figures 13(a) and (b) is presented in Table 2. Given the same voltage gain requirement, power budget, source and load impedances, the first advantage of the  $2 \times V_{DD}$  design is that it exhibits 2.8-dB higher IIP3 than the  $1 \times V_{DD}$  one. It can be observed that although  $M_1$ - $M_3$  can be biased to have the same  $V_{GS}$ close to 0.5 V, only  $M_3$  can have a  $V_{DS} = V_{GS}$  while maintaining an output swing of around 0.8  $V_{pp}$ , given that  $V_T =$ 0.3 V and  $V_{GS}$  of  $M_4$  and  $M_5$  is 1 V.  $M_4$  and  $M_5$  can be sized to

| Table 2.  |              |           |           |            |       |
|-----------|--------------|-----------|-----------|------------|-------|
| Simulator | norformancos | of 1-V ar | A 2-V 1/C | ) mivor dr | ivore |

| Parameters                              | 1 V Mixer Driver | 2 V Mixer Driver |  |
|-----------------------------------------|------------------|------------------|--|
| Technology                              | 90 nm            | CMOS             |  |
| Power consumption                       | 2.54 mW          |                  |  |
| Voltage gain                            | 8 dB             |                  |  |
| Source impedance                        | 200 V            |                  |  |
| Load                                    | 0.2 pF           |                  |  |
| IIP3 (2-tone test at 500 & 505 MHz)     | +2.7 dBm         | +5.5 dBm         |  |
| Reverse isolation ( $V_{in}/V_{outi}$ ) | 31 dB            | 76.3 dB          |  |
| I/Q isolation ( $V_{outq}/V_{outi}$ )   | 39 dB            | 38.4 dB          |  |
| Output -3-dB bandwidth                  | 5.37 GHz         | 1.58 GHz         |  |
| Output noise voltage (at 500 MHz)       | 5.29 nV/sqrtHz   | 6.25 nV/sqrtHz   |  |

have a long channel length in order to minimize the nonlinearity of its output resistance. However, for the  $1 \times V_{\text{DD}}$ design, an output swing of 0.8  $V_{\text{pp}}$  implies a minimum  $V_{\text{DS}}$ of 0.2 V on  $M_1$  and  $M_2$ , resulting in a deteriorated linearity because of strong channel-length modulation.

The second advantage of the  $2 \times V_{DD}$  design is on the reverse isolation. Because of the presence of the cascode transistors  $M_4$  and  $M_5$ , the  $2 \times V_{DD}$  design shows 45.3-dB better reverse isolation than the  $1 \times V_{DD}$  one.

The main drawback of the  $2 \times V_{DD}$  design is on the output bandwidth. It is  $3.4 \times$  smaller than the  $1 \times V_{DD}$  design due to the need of a larger load resistor and one extra pole formed internally. Nevertheless, this speed penalty is acceptable for many applications.





#### E. Operational Amplifier (High-V<sub>DD</sub> + Thin-Oxide Transistor)

A 3.3-V 0.18- $\mu$ m CMOS two-stage operational amplifier (OpAmp) was demonstrated in [12]. The concept of extending the voltage is related with the addition of extra cascode transistors, boosting the voltage-withstand capability from 1.8 to 3.3 V. The input stage is of particular interest as it is based on a high-voltage-enabled differential pair using a current mirror load. In order to understand the performance difference in an advanced process, we re-design and compare only the input stage of the OpAmp (output stage is more customized) in 65-nm CMOS, as shown in Fig. 15(a) and (b). Table 3 summarizes the simulation results showing that the dc gain and linear output swing of the 2-V design are 8.4 dB and 2.6 times better than its 1-V counterpart, respectively. On the other hand, the unity-gain frequency is reduced by 40% due to the additional parasitic poles in the 2-V design. Thus, when the speed is not that demanding, a 2-V-enabled OpAmp is better since OpAmp-based circuits such as the active filter are normally for baseband operation.

#### F. OpAmp-Based Analog-Baseband Circuits (High-V<sub>DD</sub>+ Thin-Oxide Transistor)

A  $V_{\rm DD}$ -elevated OpAmp can lead to a wide range of analog-baseband circuits which will take advantage of area and power savings. The general topology is shown in Fig. 16. Depending on the wanted impedances of  $Z_{\rm fb}$  and  $Z_{\rm ff}$ several types of continuous-time and discrete-time circuits can be synthesized. Its power and area advantages are particularly obvious for quadrature (I/Q) wireless systems that require many OpAmps for realizing high-order channel-selection filters and programmable-gain amplifiers.

| with a current-mirror load. | and 2 V opking 5 input sta |
|-----------------------------|----------------------------|
| Parameters                  | 1 V OpAmp's Input<br>Stage |

| Parameters                        | 1 V OpAmp's Input<br>Stage                | 2 V OpAmp's Input<br>Stage                |  |
|-----------------------------------|-------------------------------------------|-------------------------------------------|--|
| Technology                        | 65 nm                                     | CMOS                                      |  |
| Transistor type                   | 1V GP NMOS and PMOS                       |                                           |  |
| Power consumption                 | 0.4 mW                                    |                                           |  |
| Load C <sub>L</sub>               | 1 pF                                      |                                           |  |
| DC gain                           | 10 dB                                     | 18.4 dB                                   |  |
| Unity-gain frequency              | 318.5 MHz                                 | 191 MHz                                   |  |
| Phase margin                      | 107°                                      | 95°                                       |  |
| HD3 (at 1 MHz input)              | 45.6 dB at 125 mV <sub>pp</sub><br>Output | 44.3 dB at 330 mV <sub>pp</sub><br>Output |  |
| Output noise voltage (at 100 MHz) | 14.6 nV/sqrtHz                            | 14.7 nV/sqrtHz                            |  |

Table 3.





#### G. Sample-and-Hold Amplifier (High-V<sub>DD</sub>+ Mixed-Transistor)

Discrete-time analog-baseband circuits not only can benefit from the area and power savings of a  $V_{\rm DD}$ -elevated OpAmp, but also the extra voltage headroom to improve the linearity of sampling. Shown in Fig. 17(a) and (b) are two sample-and-hold circuits with 1-V and 2.5-V supplies, respectively. At a 100-MHz sampling rate, to sample-and-hold a 10-MHz 0.6-V  $_{\rm pp}$  sinusoidal input at a dc level that is midway to  $V_{\rm DD}/2$ , the former based on thin-oxide MOS with a minimum channel length of 60 nm can achieve 1.18-GHz tracking bandwidth (BW) but the HD3 is limited to 31.5 dB. Alternatively, the latter based on thick-oxide MOS with a minimum channel length of 280 nm can achieve 50-dB HD3, but the tracking BW is almost halved. Then, this speed-linearity tradeoff is subject to applications and can be flexibly selected in advanced processes, as both thin- and thick-oxide devices



are available. Since the clock is normally synthesized with the thin-oxide circuit for power and area reduction, a clock level shifter, as shown in Fig. 18, would be required for the 2.5-V design.



#### H. Line Driver (High-V<sub>DD</sub> + Thin-Oxide Transistor)

Ref [13] has demonstrated that a 5.5-V line driver realized in a standard 1.2-V  $0.13-\mu m$  process is capable to attain state-of-the-art performances with no reliability degradation. Figure 19(a) depicts the block schematic of such a line driver topology (the output stage), where a  $2 \times V_{\text{DD,c}}$  supply is adopted for simplicity. The input signal is delayed (to synchronize with the upper path) and buffered to drive the NMOS device  $M_1$ , besides being also level-shifted up to drive the PMOS device  $M_4$ . The cascode transistors  $M_2$  and  $M_3$  serve to increase the voltage-withstand capability. With a  $2 \times V_{DD,c}$  supply, the gate-bias voltages of  $M_2$  and  $M_3$  are very simple, i.e.,  $1 \times V_{DD,c}$  to ensure no overstress in both high- and lowstate outputs [Fig. 19(b)]. For a higher  $V_{DD}$  multiplying design (i.e., greater than 2), a dedicated bias circuit for each cascode transistor is necessary to guarantee no device is under overstress in both steady-state and transient operations. The circuit needs two supplies  $1 \times V_{DD,c}$ and  $2 \times V_{DD,c}$ . The application-related performance metrics are available elsewhere [3], [13].

#### **VI.** Conclusions

High-/mixed-voltage RF and analog CMOS circuits feature high potential to boost up the performances of advanced nanometer-scale chips without degrading the reliability. Bringing the  $V_{\rm DD,IO}$  and thick-oxide transistors into the RF and analog circuit design portfolio does not by itself require any add-on resource or technology option, but effectively increase the design flexibility. Circuit techniques play a key role in this development, and are therefore longterm reusable when the technology continues to advance.

This article only serves as a glimpse of this research trend and guiding direction, while highlighting the necessary gate-drain-source engineering skills to take a broader advantage of available techniques. One of the critical points would be to guarantee the circuit reliability compliance with the foundry guidelines when considering device size and the potential adopted bias in transient and steady states. Advantages of high-/mixed-voltage RF and analog CMOS circuits have been demonstrated by several recent works, and are believed to be easily extendable to other circuits and systems in different applications.

#### Acknowledgment

The authors thank the anonymous reviewers for valuable comments and suggestions. This work has been funded by the Macau Science and Technology Development Fund (FDCT) and the Research Committee of University of Macau.



**Pui-In Mak** (S'00-M'08) received the BSEEE and PhDEEE degrees from University of Macau (UM), Macao, China, in 2003 and 2006, respectively. He was with Chipidea Microelectronics (Macau) Ltd. in summer 2003 as an Trainee Engineer. Since 2004, he has been with the Analog

and Mixed-Signal VLSI Laboratory at UM as Research Assistant (2004–2006), Invited Research Fellow (2006– 2007) and (Co)-Coordinator of the Wireless (Biomedical) Research Line (2008–). He is currently Assistant Professor at UM. His research interests are on analog and RF circuits and systems for wireless and biomedical applications, and engineering education.

Dr. Mak was a Visiting Fellow at University of Cambridge, UK and a Visiting Scholar at INESC-ID, Instituto Superior Técnico/UTL, Portugal in 2009. He served on the Technical/Organization Committees of numerous conferences such as APCCAS'08 and ISCAS'10. He coinitiated the GOLD Special Sessions in ISCAS'09-10. He is Associate Editor of *IEEE Trans. on CAS I–Regular Papers*  (2010–2011), IEEE Trans. on CAS II–Express Briefs (2010–2011) and IEEE CASS Newsletter (2010–).

Dr. Mak (co)-received paper awards at ASICON'03, MWSCAS'04, IEEJ Analog VLSI Workshop'04, PRIME'05, DAC/ISSCC-SDC'05, APCCAS'08 and PrimeAsia'09. He received the *Honorary Title of Value* decoration from Macao Government in 2005; *the Clare-Hall Visiting Fellowship* from University of Cambridge UK in 2009; the *IEEE MGA GOLD Achievement Award* in 2009; the *IEEE CASS Chapter-of-the-Year Award* in 2009, the *UM Research Award* in 2010, and the *IEEE CASS Outstanding Young Author Award* in 2010.

Dr. Mak is a Member of: IEEE GOLD Committee (2007–), CASS Board-of-Governors (2009–2011), CASS Publication Activities Committee (2009–2011), CASS Web Ad-Hoc Committee (2010-) and Technical Committees of CASCOM (2008–) and CASEO (2009–). He co-authored a book: *Analog-Baseband Architectures and Circuits for Multistandard and Low-Voltage Wireless Transceivers (Springer, 2007)*, and around 50 papers in referred journals and conferences. He holds 1 U.S. patent and several in applications.



**Rui P. Martins** (M'88-SM'99-F'08) received the Bachelor (5-years), Masters, and Ph.D. degrees as well as the *Habilitation* for Full-Professor in electrical engineering and computers from the Department of Electrical and Computer Engineering, Instituto Superior Técnico

(IST), TU of Lisbon, Portugal, in 1980, 1985, 1992 and 2001, respectively. He has been with the Department of Electrical and Computer Engineering/IST, TU of Lisbon, since October 1980.

Since 1992, he has been on leave from IST, TU of Lisbon, and is also with the Department of Electrical and Electronics Engineering, Faculty of Science and Technology (FST), University of Macau (UM), Macao, China, where he is a Full-Professor since 1998. In FST he was the Dean of the Faculty from 1994 to 1997 and he has been Vice-Rector of the University of Macau since 1997. From September 2008, after the reform of the UM Charter, he was nominated after open international recruitment as Vice-Rector (Research) until August 31, 2013. Within the scope of his teaching and research activity he has taught 20 bachelor and master courses and has supervised 21 theses, Ph.D. (9) and Masters (12). He has published: 13 books, co-authoring (3) and co-editing (10), plus 5 book chapters; 176 refereed papers, in scientific journals (34) and in conference proceedings (142); as well as other 70 academic works, in a total of 264 publications, in the areas of microelectronics, electrical and electronics engineering, engineering and university education. He has co-authored also 7 submitted US Patents (1 approved and issued in 2009, 1 classified as "patent pending" and 5 still in the process of application). He has founded the *Analog and Mixed-Signal VLSI Research Laboratory of UM*: http://www.fst.umac. mo/ en/lab/ans\_vlsi/ .

Prof. Rui Martins is an IEEE Fellow, was the Founding Chairman of the IEEE Macau Section from 2003 to 2005, and of the IEEE Macau Joint-Chapter on Circuits And Systems (CAS)/Communications (COM) from 2005 to 2008 [World Chapter of the Year 2009 of the IEEE Circuits and Systems Society (CASS)]. He was the General Chair of the 2008 IEEE Asia-Pacific Conference on Circuits And Systems-APCCAS'2008, and was elected Vice-President for the Region 10 (Asia, Australia, the Pacific) of the IEEE Circuits and Systems Society (CASS), for the period of 2009 to 2010. He is Associate Editor of the IEEE Transactions on Circuits and Systems II – Express Briefs, for the period of 2010 to 2011. He was the recipient of 2 government decorations: the Medal of Professional Merit from Macao Government (Portuguese Administration) in 1999, and the Honorary Title of Value from Macao SAR Government (Chinese Administration) in 2001.

#### References

[1] STMicroelectronics technology profile in Circuits Multi-Projet (R) [Online]. Available: http://cmp.imag.fr/products/ic/

[2] P.-I. Mak, S.-P. U, and R. P. Martins, "Transceiver architecture selection—Review, state-of-the-art survey and case study," *IEEE Circuits Syst. Mag.*, no. 2, pp. 6–25, June 2007.

[3] B. Serneels and M. Steyaert, *Design of High voltage xDSL Line Drivers in Standard CMOS*. New York: Springer-Verlag, 2008.

[4] M. Zargari, L. Nathawad, H. Samavati, et al., "A Dual-Band CMOS MIMO Radio SoC for IEEE 802.11n Wireless LAN," *IEEE J. Solid-State Circuits*, vol. 43, pp. 2882–2895, Dec. 2008.

[5] R. Bagheri, A. Mirzaei, S. Chehrazi, M. E. Heidari, M. Lee, M. Mikhemar, W. Tang, and A. A. Abidi, "An 800-MHz–6-GHz software-defined wireless receiver in 90-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2860–2876, Dec. 2006.

[6] C. Andrews and A. Molnar, "A passive-mixer-first receiver with baseband-controlled RF impedance matching, <6dB NF, and > 27dBm wideband IIP3," in *ISSCC Dig. Tech. Papers*, Feb. 2010, pp. 46–47.

[7] H. Moon, S. Lee, S.-C. Heo, H. Yu, J. Yu, J.-S. Chang, S.-I. Choi, and B.-H. Park, "A 23mW fully integrated GPS receiver with robust interferer rejection in 65nm CMOS," in *ISSCC Dig. Tech. Papers*, Feb. 2010, pp. 68–69.

[8] P.-I. Mak and R. P. Martins, "Design of an ESD-protected ultra-wideband LNA in nanoscale CMOS for full-band mobile TV tuners," *IEEE Trans. Circuits Syst. I*, vol. 56, no. 5, pp. 933–942, May 2009.

[9] P.-I. Mak and R. P. Martins, "A  $2 \times V_{DD}$ -enabled TV-tuner RF front-end supporting TV-GSM interoperation in 90nm CMOS," in *IEEE Symp. VLSI Circuits (VLSI), Dig. Tech. Papers*, June 2009, pp. 278–279.

[10] P.-I. Mak and R. P. Martins, "A  $2 \times V_{DD}$ -enabled mobile-TV RF frontend with TV-GSM interoperability in 1-V 90-nm CMOS," *IEEE Trans. Microwave Theory Tech.*, vol. 58, pp. 1664–1676, July 2010.

[11] L. Tripodi and H. Brekelmans, "Low-noise variable-gain amplifier in 90-nm CMOS for TV on mobile," in *Proc. European Solid-State Circuits Conf. (ESSCIRC)*, Sept. 2007, pp. 368–371.

[12] K. Ishida, A. Tamtrakarn, and T. Sakurai, "An outside-rail opamp design targeting for future scaled transistors," in *Proc. IEEE Asian Solid-State Circuits Conf. (A-SSCC)*, Nov. 2005, pp.73–76.

[13] B. Serneels, M. Steyaert, and W. Dehaene, "A 237 mW aDSL2+ CO line driver in a standard 1.2V 130nm CMOS technology," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2007, pp. 524–525.